Skip to content

Instantly share code, notes, and snippets.

@HandyMenny
Last active October 30, 2022 18:56
Show Gist options
  • Star 0 You must be signed in to star a gist
  • Fork 0 You must be signed in to fork a gist
  • Save HandyMenny/c19d622a744e43aa66c863bd61e3840b to your computer and use it in GitHub Desktop.
Save HandyMenny/c19d622a744e43aa66c863bd61e3840b to your computer and use it in GitHub Desktop.
/dts-v1/;
/ {
#size-cells = <0x01>;
compatible = "rockchip,rk3229";
#address-cells = <0x01>;
interrupt-parent = <0x01>;
rga@20060000 {
clocks = <0x56 0x00 0x56 0x01 0x31>;
compatible = "rockchip,rga2";
reg = <0x20060000 0x1000>;
clock-names = "aclk_rga\0hclk_rga\0pd_rga";
interrupts = <0x00 0x21 0x04>;
};
rkvdec@20030000 {
rockchip,grf = <0x5b>;
clocks = <0x03 0x58 0x3a 0x42>;
reset-names = "video_h\0video_a";
interrupt-names = "irq_dec";
iommu_enabled = <0x01>;
compatible = "rockchip,rkvdec";
reg = <0x20030000 0x400>;
clock-names = "aclk_vcodec\0hclk_vcodec\0clk_cabac\0clk_core";
dev_mode = <0x02>;
status = "okay";
resets = <0x8e 0x78 0x8e 0x76>;
interrupts = <0x00 0x07 0x04>;
};
clocks-init {
compatible = "rockchip,clocks-init";
rockchip,clocks-init-parent = <0x1e 0x08 0x10 0x08 0x2d 0x08 0x1a 0x08 0x41 0x0b 0x5f 0x0c 0x21 0x0b 0x24 0x0b 0x23 0x0b 0x04 0x0b 0x0c 0x45 0x22 0x48 0x03 0x0b>;
rockchip,clocks-init-rate = <0x08 0x47868c00 0x06 0x29b92700 0x0b 0x1dcd6500 0x0d 0x8f0d180 0x51 0x8f0d180 0x4f 0x47868c0 0x20 0x8f0d180 0x54 0x8f0d180 0x55 0x47868c0 0x4e 0x7735940 0x0e 0xee6b280 0x57 0x7735940 0x31 0xee6b280 0x41 0xee6b280 0x04 0x17d7840 0x42 0xee6b280 0x3a 0xee6b280 0x03 0xf42400 0x40 0x17d78400>;
};
vop@20050000 {
clocks = <0x56 0x05 0x5f 0x56 0x06 0x56 0x0c 0x56 0x0d>;
rockchip,prop = <0x01>;
rockchip,pwr18 = <0x00>;
compatible = "rockchip,rk322x-lcdc";
reg = <0x20050000 0x2000>;
clock-names = "aclk_vop\0dclk_vop\0hclk_vop\0aclk_vop_noc\0hclk_vop_noc";
rockchip,cabc_mode = <0x00>;
rockchip,iommu-enabled = <0x01>;
interrupts = <0x00 0x20 0x04>;
};
iep_mmu {
dbgname = "iep";
interrupt-names = "iep_mmu";
compatible = "rockchip,iep_mmu";
reg = <0x20070800 0x100>;
interrupts = <0x00 0x1f 0x04>;
};
rksdmmc@30020000 {
bootpart-no-access;
num-slots = <0x01>;
#size-cells = <0x00>;
clocks = <0x24 0x66 0x02>;
clock-freq-min-max = <0x61a80 0x5f5e100>;
bus-width = <0x08>;
clock-frequency = <0x5f5e100>;
reset-names = "mmc_ahb_reset";
compatible = "rockchip,rk_mmc\0rockchip,rk322x-sdmmc";
reg = <0x30020000 0x10000>;
tune_regsbase = <0x1d8>;
clock-names = "clk_mmc\0hclk_mmc";
fifo-depth = <0x100>;
status = "okay";
#address-cells = <0x01>;
keep-power-in-suspend;
ignore-pm-notify;
resets = <0x8e 0x53>;
supports-emmc;
interrupts = <0x00 0x0e 0x04>;
};
clocks {
#size-cells = <0x01>;
compatible = "rockchip,rk-clocks";
#address-cells = <0x01>;
ranges = <0x00 0x110e0000 0x1000>;
clock_regs {
#size-cells = <0x01>;
compatible = "rockchip,rk-clock-regs";
reg = <0x00 0x1000>;
#address-cells = <0x01>;
ranges;
clk_sel_cons {
#size-cells = <0x01>;
compatible = "rockchip,rk-sel-cons";
#address-cells = <0x01>;
ranges;
sel-con@007c {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x7c 0x04>;
#address-cells = <0x01>;
clk_uart1_pll_mux {
clocks = <0x0b 0x08 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x28>;
linux,phandle = <0x28>;
rockchip,bits = <0x0c 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_uart1_pll";
};
clk_uart1_mux {
clocks = <0x29 0x2a 0x02>;
rockchip,clkops-idx = <0x0e>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x6e>;
linux,phandle = <0x6e>;
rockchip,bits = <0x08 0x02>;
rockchip,flags = <0x04>;
#clock-cells = <0x00>;
clock-output-names = "clk_uart1";
};
clk_uart1_pll_div {
clocks = <0x28>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x29>;
rockchip,div-type = <0x00>;
linux,phandle = <0x29>;
rockchip,bits = <0x00 0x07>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_uart1_pll";
};
};
sel-con@00b8 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xb8 0x04>;
#address-cells = <0x01>;
clk_macphy_mux {
clocks = <0x3e 0x3c>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x3b>;
linux,phandle = <0x3b>;
rockchip,bits = <0x0c 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_macphy";
};
dclk_hdmiphy_div {
clocks = <0x39>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x03>;
#clock-cells = <0x00>;
clock-output-names = "dclk_hdmiphy";
};
mac_clkin {
clocks = <0x3c 0x3d>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x18>;
linux,phandle = <0x18>;
rockchip,bits = <0x0a 0x01>;
#clock-cells = <0x00>;
clock-output-names = "mac_clkin";
};
clk_macphy_div {
clocks = <0x3b>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x03>;
#clock-cells = <0x00>;
clock-output-names = "clk_macphy";
};
};
sel-con@00ac {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xac 0x04>;
#address-cells = <0x01>;
clk_ddr_pll_mux {
clocks = <0x09 0x08 0x07>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x37>;
linux,phandle = <0x37>;
rockchip,bits = <0x08 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_ddr";
};
clk_ddr_div {
clocks = <0x37>;
rockchip,clkops-idx = <0x12>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-relations = <0x00 0x01 0x01 0x02 0x03 0x04>;
phandle = <0x50>;
rockchip,div-type = <0x80>;
linux,phandle = <0x50>;
rockchip,bits = <0x00 0x02>;
rockchip,flags = <0xc0>;
#clock-cells = <0x00>;
clock-output-names = "clk_ddr";
};
};
sel-con@0134 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x134 0x04>;
#address-cells = <0x01>;
usb480m_phy_mux {
clocks = <0x46 0x47>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x48>;
linux,phandle = <0x48>;
rockchip,bits = <0x0e 0x01>;
#clock-cells = <0x00>;
clock-output-names = "usb480m_phy";
};
usb480m_mux {
clocks = <0x48 0x02>;
rockchip,clkops-idx = <0x0f>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x22>;
linux,phandle = <0x22>;
rockchip,bits = <0x0f 0x01>;
#clock-cells = <0x00>;
clock-output-names = "usb480m";
};
hdmi_phy_clk_mux {
clocks = <0x45 0x02>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x0c>;
linux,phandle = <0x0c>;
rockchip,bits = <0x0d 0x01>;
#clock-cells = <0x00>;
clock-output-names = "hdmi_phy_clk";
};
testclk_mux {
clocks = <0x33 0x38 0x06 0x43 0x00 0x0e 0x41 0x20 0x44>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x16>;
linux,phandle = <0x16>;
rockchip,bits = <0x08 0x04>;
#clock-cells = <0x00>;
clock-output-names = "testclk";
};
};
sel-con@00bc {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xbc 0x04>;
#address-cells = <0x01>;
i2s2_frac {
clocks = <0x2e>;
rockchip,clkops-idx = <0x05>;
compatible = "rockchip,rk3188-frac-con";
phandle = <0x2f>;
linux,phandle = <0x2f>;
rockchip,bits = <0x00 0x20>;
#clock-cells = <0x00>;
clock-output-names = "i2s2_frac";
};
};
sel-con@0054 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x54 0x04>;
#address-cells = <0x01>;
testclk_div {
clocks = <0x16>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
#clock-cells = <0x00>;
clock-output-names = "testclk";
};
clk_24m_div {
clocks = <0x02>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x05>;
#clock-cells = <0x00>;
clock-output-names = "clk_24m";
};
};
sel-con@009c {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x9c 0x04>;
#address-cells = <0x01>;
clk_rga_div {
clocks = <0x31>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_rga";
};
clk_tsp_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x32>;
linux,phandle = <0x32>;
rockchip,bits = <0x0f 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_tsp";
};
clk_tsp_div {
clocks = <0x32>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_tsp";
};
};
sel-con@0060 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x60 0x04>;
#address-cells = <0x01>;
i2s1_frac {
clocks = <0x11>;
rockchip,clkops-idx = <0x05>;
compatible = "rockchip,rk3188-frac-con";
phandle = <0x12>;
linux,phandle = <0x12>;
rockchip,bits = <0x00 0x20>;
#clock-cells = <0x00>;
clock-output-names = "i2s1_frac";
};
};
sel-con@0050 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x50 0x04>;
#address-cells = <0x01>;
clk_i2s1_pll_div {
clocks = <0x10>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x11>;
rockchip,div-type = <0x00>;
linux,phandle = <0x11>;
rockchip,bits = <0x00 0x07>;
rockchip,flags = <0x180>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s1_pll";
};
clk_i2s1_mux {
clocks = <0x11 0x12 0x13 0x14>;
rockchip,clkops-idx = <0x0e>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x15>;
linux,phandle = <0x15>;
rockchip,bits = <0x08 0x02>;
rockchip,flags = <0x04>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s1";
};
clk_i2s1_out_mux {
clocks = <0x15 0x14>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x4b>;
linux,phandle = <0x4b>;
rockchip,bits = <0x0c 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s1_out";
};
i2s1_pll_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x10>;
linux,phandle = <0x10>;
rockchip,bits = <0x0f 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s1_pll";
};
};
sel-con@00cc {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xcc 0x04>;
#address-cells = <0x01>;
clk_vdec_core_div {
clocks = <0x42>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_vdec_core";
};
clk_gpu_div {
clocks = <0x41>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_gpu";
};
clk_gpu_mux {
clocks = <0x0b 0x08 0x0c 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x41>;
linux,phandle = <0x41>;
rockchip,bits = <0x05 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_gpu";
};
clk_vdec_core_mux {
clocks = <0x0b 0x08 0x0c 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x42>;
linux,phandle = <0x42>;
rockchip,bits = <0x0d 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_vdec_core";
};
};
sel-con@00b4 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xb4 0x04>;
#address-cells = <0x01>;
aclk_rkvdec_div {
clocks = <0x03>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "aclk_rkvdec";
};
aclk_rkvdec_mux {
clocks = <0x0b 0x08 0x0c 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x03>;
linux,phandle = <0x03>;
rockchip,bits = <0x06 0x02>;
#clock-cells = <0x00>;
clock-output-names = "aclk_rkvdec";
};
clk_vdec_cabac_mux {
clocks = <0x0b 0x08 0x0c 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x3a>;
linux,phandle = <0x3a>;
rockchip,bits = <0x0e 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_vdec_cabac";
};
clk_vdec_cabac_div {
clocks = <0x3a>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_vdec_cabac";
};
};
sel-con@0070 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x70 0x04>;
#address-cells = <0x01>;
clk_sdmmc0_div {
clocks = <0x21>;
rockchip,clkops-idx = <0x03>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x08>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_sdmmc0";
};
clk_emmc_mux {
clocks = <0x0b 0x08 0x02 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x24>;
linux,phandle = <0x24>;
rockchip,bits = <0x0c 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_emmc";
};
clk_sdio_mux {
clocks = <0x0b 0x08 0x02 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x23>;
linux,phandle = <0x23>;
rockchip,bits = <0x0a 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_sdio";
};
clk_sdmmc0_mux {
clocks = <0x0b 0x08 0x02 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x21>;
linux,phandle = <0x21>;
rockchip,bits = <0x08 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_sdmmc0";
};
};
sel-con@00a8 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xa8 0x04>;
#address-cells = <0x01>;
clk_spi0_div {
clocks = <0x36>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x07>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_spi0";
};
clk_spi0_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x36>;
linux,phandle = <0x36>;
rockchip,bits = <0x08 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_spi0";
};
};
sel-con@00c4 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xc4 0x04>;
#address-cells = <0x01>;
aclk_vpu_div {
clocks = <0x04>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "aclk_vpu";
};
aclk_vpu_mux {
clocks = <0x0b 0x08 0x0c 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x04>;
linux,phandle = <0x04>;
rockchip,bits = <0x05 0x02>;
#clock-cells = <0x00>;
clock-output-names = "aclk_vpu";
};
};
sel-con@008c {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x8c 0x04>;
#address-cells = <0x01>;
uart1_frac {
clocks = <0x29>;
rockchip,clkops-idx = <0x05>;
compatible = "rockchip,rk3188-frac-con";
phandle = <0x2a>;
linux,phandle = <0x2a>;
rockchip,bits = <0x00 0x20>;
#clock-cells = <0x00>;
clock-output-names = "uart1_frac";
};
};
sel-con@0080 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x80 0x04>;
#address-cells = <0x01>;
clk_uart2_pll_mux {
clocks = <0x0b 0x08 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x2b>;
linux,phandle = <0x2b>;
rockchip,bits = <0x0c 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_uart2_pll";
};
clk_uart2_pll_div {
clocks = <0x2b>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x30>;
rockchip,div-type = <0x00>;
linux,phandle = <0x30>;
rockchip,bits = <0x00 0x07>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_uart2_pll";
};
clk_uart2_mux {
clocks = <0x2b 0x2c 0x02>;
rockchip,clkops-idx = <0x0e>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x71>;
linux,phandle = <0x71>;
rockchip,bits = <0x08 0x02>;
rockchip,flags = <0x04>;
#clock-cells = <0x00>;
clock-output-names = "clk_uart2";
};
};
sel-con@00a0 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xa0 0x04>;
#address-cells = <0x01>;
clk_hdcp_div {
clocks = <0x34>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x06>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_hdcp";
};
clk_hdcp_mux {
clocks = <0x0b 0x08 0x0c>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x34>;
linux,phandle = <0x34>;
rockchip,bits = <0x0e 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_hdcp";
};
clk_wifi_div {
clocks = <0x33>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_wifi";
};
clk_wifi_mux {
clocks = <0x0b 0x08 0x22>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x33>;
linux,phandle = <0x33>;
rockchip,bits = <0x05 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_wifi";
};
};
sel-con@005c {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x5c 0x04>;
#address-cells = <0x01>;
spdif_div {
clocks = <0x1a>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x1b>;
rockchip,div-type = <0x00>;
linux,phandle = <0x1b>;
rockchip,bits = <0x00 0x07>;
rockchip,flags = <0x180>;
#clock-cells = <0x00>;
clock-output-names = "clk_spdif_pll";
};
spdif_mux {
clocks = <0x1b 0x1c 0x14>;
rockchip,clkops-idx = <0x0e>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x8b>;
linux,phandle = <0x8b>;
rockchip,bits = <0x08 0x02>;
rockchip,flags = <0x04>;
#clock-cells = <0x00>;
clock-output-names = "clk_spdif";
};
spdif_pll_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x1a>;
linux,phandle = <0x1a>;
rockchip,bits = <0x0f 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_spdif_pll";
};
};
sel-con@0048 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x48 0x04>;
#address-cells = <0x01>;
pclk_bus_div {
clocks = <0x0d>;
compatible = "rockchip,rk3188-div-con";
#clock-init-cells = <0x01>;
phandle = <0x4f>;
rockchip,div-type = <0x00>;
linux,phandle = <0x4f>;
rockchip,bits = <0x0c 0x03>;
#clock-cells = <0x00>;
clock-output-names = "pclk_bus";
};
hclk_bus_div {
clocks = <0x0d>;
compatible = "rockchip,rk3188-div-con";
#clock-init-cells = <0x01>;
phandle = <0x51>;
rockchip,div-type = <0x00>;
linux,phandle = <0x51>;
rockchip,bits = <0x08 0x02>;
#clock-cells = <0x00>;
clock-output-names = "hclk_bus";
};
aclk_core_div {
clocks = <0x06>;
rockchip,clkops-idx = <0x0c>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x44>;
rockchip,div-type = <0x00>;
linux,phandle = <0x44>;
rockchip,bits = <0x04 0x03>;
#clock-cells = <0x00>;
clock-output-names = "aclk_core";
};
pclk_dbg_div {
clocks = <0x06>;
rockchip,clkops-idx = <0x0c>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x60>;
rockchip,div-type = <0x00>;
linux,phandle = <0x60>;
rockchip,bits = <0x00 0x04>;
#clock-cells = <0x00>;
clock-output-names = "pclk_dbg";
};
};
sel-con@0074 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x74 0x04>;
#address-cells = <0x01>;
clk_emmc_div {
clocks = <0x24>;
rockchip,clkops-idx = <0x03>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x08>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_emmc";
};
clk_sdio_div {
clocks = <0x23>;
rockchip,clkops-idx = <0x03>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x08>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_sdio";
};
};
sel-con@0088 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x88 0x04>;
#address-cells = <0x01>;
uart0_frac {
clocks = <0x26>;
rockchip,clkops-idx = <0x05>;
compatible = "rockchip,rk3188-frac-con";
phandle = <0x27>;
linux,phandle = <0x27>;
rockchip,bits = <0x00 0x20>;
#clock-cells = <0x00>;
clock-output-names = "uart0_frac";
};
};
sel-con@00b0 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xb0 0x04>;
#address-cells = <0x01>;
dclk_vop0_mux {
clocks = <0x0c 0x38>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x5f>;
linux,phandle = <0x5f>;
rockchip,bits = <0x01 0x01>;
#clock-cells = <0x00>;
clock-output-names = "dclk_vop0";
};
dclk_vop0_pll_mux {
clocks = <0x08 0x0b>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x39>;
linux,phandle = <0x39>;
rockchip,bits = <0x00 0x01>;
#clock-cells = <0x00>;
clock-output-names = "dclk_vop0_pll";
};
dclk_vop0_div {
clocks = <0x39>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x08>;
#clock-cells = <0x00>;
clock-output-names = "dclk_vop0";
};
};
sel-con@0084 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x84 0x04>;
#address-cells = <0x01>;
clk_i2s2_mux {
clocks = <0x2e 0x2f 0x13 0x14>;
rockchip,clkops-idx = <0x0e>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x4a>;
linux,phandle = <0x4a>;
rockchip,bits = <0x08 0x02>;
rockchip,flags = <0x04>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s2";
};
i2s2_pll_div {
clocks = <0x2d>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x2e>;
rockchip,div-type = <0x00>;
linux,phandle = <0x2e>;
rockchip,bits = <0x00 0x07>;
rockchip,flags = <0x180>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s2_pll";
};
i2s2_pll_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x2d>;
linux,phandle = <0x2d>;
rockchip,bits = <0x0f 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s2_pll";
};
};
sel-con@00c8 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xc8 0x04>;
#address-cells = <0x01>;
aclk_vop_mux {
clocks = <0x0b 0x08 0x0c 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x40>;
linux,phandle = <0x40>;
rockchip,bits = <0x05 0x02>;
#clock-cells = <0x00>;
clock-output-names = "aclk_vop";
};
aclk_vop_div {
clocks = <0x40>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "aclk_vop";
};
aclk_rga_div {
clocks = <0x31>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "aclk_rga";
};
aclk_rga_mux {
clocks = <0x0b 0x08 0x0c 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x31>;
linux,phandle = <0x31>;
rockchip,bits = <0x0d 0x02>;
#clock-cells = <0x00>;
clock-output-names = "aclk_rga";
};
};
sel-con@0078 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x78 0x04>;
#address-cells = <0x01>;
clk_uart0_pll_div {
clocks = <0x25>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x26>;
rockchip,div-type = <0x00>;
linux,phandle = <0x26>;
rockchip,bits = <0x00 0x07>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_uart0_pll";
};
clk_uart0_mux {
clocks = <0x26 0x27 0x02>;
rockchip,clkops-idx = <0x0e>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x69>;
linux,phandle = <0x69>;
rockchip,bits = <0x08 0x02>;
rockchip,flags = <0x04>;
#clock-cells = <0x00>;
clock-output-names = "clk_uart0";
};
clk_uart0_pll_mux {
clocks = <0x0b 0x08 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x25>;
linux,phandle = <0x25>;
rockchip,bits = <0x0c 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_uart0_pll";
};
};
sel-con@0094 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x94 0x04>;
#address-cells = <0x01>;
spdif_frac {
clocks = <0x1b>;
rockchip,clkops-idx = <0x05>;
compatible = "rockchip,rk3188-frac-con";
phandle = <0x1c>;
linux,phandle = <0x1c>;
rockchip,bits = <0x00 0x20>;
#clock-cells = <0x00>;
clock-output-names = "spdif_frac";
};
};
sel-con@0090 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x90 0x04>;
#address-cells = <0x01>;
uart2_frac {
clocks = <0x30>;
rockchip,clkops-idx = <0x05>;
compatible = "rockchip,rk3188-frac-con";
phandle = <0x2c>;
linux,phandle = <0x2c>;
rockchip,bits = <0x00 0x20>;
#clock-cells = <0x00>;
clock-output-names = "uart2_frac";
};
};
sel-con@0068 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x68 0x04>;
#address-cells = <0x01>;
clk_i2s0_mux {
clocks = <0x1d 0x1f 0x13 0x14>;
rockchip,clkops-idx = <0x0e>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x49>;
linux,phandle = <0x49>;
rockchip,bits = <0x08 0x02>;
rockchip,flags = <0x04>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s0";
};
clk_i2s0_pll_div {
clocks = <0x1e>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x1d>;
rockchip,div-type = <0x00>;
linux,phandle = <0x1d>;
rockchip,bits = <0x00 0x07>;
rockchip,flags = <0x180>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s0_pll";
};
i2s0_pll_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x1e>;
linux,phandle = <0x1e>;
rockchip,bits = <0x0f 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_i2s0_pll";
};
};
sel-con@0044 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x44 0x04>;
#address-cells = <0x01>;
aclk_bus_mux {
clocks = <0x0b 0x08 0x0c>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x0a>;
linux,phandle = <0x0a>;
rockchip,bits = <0x0d 0x02>;
#clock-cells = <0x00>;
clock-output-names = "aclk_bus";
};
clk_core_mux {
clocks = <0x07 0x08 0x09>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x06>;
linux,phandle = <0x06>;
rockchip,bits = <0x06 0x02>;
#clock-cells = <0x00>;
clock-output-names = "clk_core";
};
aclk_bus_div {
clocks = <0x0a>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
#clock-init-cells = <0x01>;
phandle = <0x0d>;
rockchip,div-type = <0x00>;
linux,phandle = <0x0d>;
rockchip,bits = <0x08 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "aclk_bus";
};
clk_core_div {
clocks = <0x06>;
rockchip,clkops-idx = <0x0b>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0xc0>;
#clock-cells = <0x00>;
clock-output-names = "clk_core";
};
};
sel-con@0058 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x58 0x04>;
#address-cells = <0x01>;
clk_mac_pll_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x17>;
linux,phandle = <0x17>;
rockchip,bits = <0x07 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_mac_pll";
};
clk_mac_mux {
clocks = <0x17 0x18>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x4e>;
linux,phandle = <0x4e>;
rockchip,bits = <0x05 0x01>;
rockchip,flags = <0x04>;
#clock-cells = <0x00>;
clock-output-names = "clk_mac";
};
clk_gmac_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x19>;
linux,phandle = <0x19>;
rockchip,bits = <0x0f 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_gmac";
};
clk_gmac_div {
clocks = <0x19>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_gmac";
};
clk_mac_pll_div {
clocks = <0x17>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x3e>;
rockchip,div-type = <0x00>;
linux,phandle = <0x3e>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_mac_pll";
};
};
sel-con@0064 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x64 0x04>;
#address-cells = <0x01>;
i2s0_frac {
clocks = <0x1d>;
rockchip,clkops-idx = <0x05>;
compatible = "rockchip,rk3188-frac-con";
phandle = <0x1f>;
linux,phandle = <0x1f>;
rockchip,bits = <0x00 0x20>;
#clock-cells = <0x00>;
clock-output-names = "i2s0_frac";
};
};
sel-con@0098 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x98 0x04>;
#address-cells = <0x01>;
clk_hdmi_cec_div {
clocks = <0x02>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
phandle = <0x05>;
rockchip,div-type = <0x00>;
linux,phandle = <0x05>;
rockchip,bits = <0x00 0x0e>;
#clock-cells = <0x00>;
clock-output-names = "clk_hdmi_cec";
};
};
sel-con@00c0 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xc0 0x04>;
#address-cells = <0x01>;
aclk_iep_div {
clocks = <0x0e>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "aclk_iep";
};
aclk_hdcp_div {
clocks = <0x3f>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "aclk_hdcp";
};
aclk_hdcp_mux {
clocks = <0x0b 0x08 0x0c 0x22>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x3f>;
linux,phandle = <0x3f>;
rockchip,bits = <0x0d 0x02>;
#clock-cells = <0x00>;
clock-output-names = "aclk_hdcp";
};
aclk_iep_mux {
clocks = <0x0b 0x08 0x0c 0x22>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x0e>;
linux,phandle = <0x0e>;
rockchip,bits = <0x05 0x02>;
#clock-cells = <0x00>;
clock-output-names = "aclk_iep";
};
};
sel-con@00a4 {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0xa4 0x04>;
#address-cells = <0x01>;
clk_crypto_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
phandle = <0x35>;
linux,phandle = <0x35>;
rockchip,bits = <0x05 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_crypto";
};
clk_tsadc_div {
clocks = <0x02>;
compatible = "rockchip,rk3188-div-con";
#clock-init-cells = <0x01>;
phandle = <0x4d>;
rockchip,div-type = <0x00>;
linux,phandle = <0x4d>;
rockchip,bits = <0x06 0x0a>;
#clock-cells = <0x00>;
clock-output-names = "clk_tsadc";
};
clk_crypto_div {
clocks = <0x35>;
compatible = "rockchip,rk3188-div-con";
#clock-init-cells = <0x01>;
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_crypto";
};
};
sel-con@004c {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x4c 0x04>;
#address-cells = <0x01>;
clk_nandc_div {
clocks = <0x0f>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x08 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "clk_nandc";
};
hclk_vio_div {
clocks = <0x0e>;
compatible = "rockchip,rk3188-div-con";
#clock-init-cells = <0x01>;
phandle = <0x57>;
rockchip,div-type = <0x00>;
linux,phandle = <0x57>;
rockchip,bits = <0x00 0x05>;
#clock-cells = <0x00>;
clock-output-names = "hclk_vio";
};
clk_nandc_mux {
clocks = <0x0b 0x08>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x0f>;
linux,phandle = <0x0f>;
rockchip,bits = <0x0e 0x01>;
#clock-cells = <0x00>;
clock-output-names = "clk_nandc";
};
};
sel-con@006c {
#size-cells = <0x01>;
compatible = "rockchip,rk3188-selcon";
reg = <0x6c 0x04>;
#address-cells = <0x01>;
aclk_peri_div {
clocks = <0x20>;
rockchip,clkops-idx = <0x01>;
compatible = "rockchip,rk3188-div-con";
rockchip,div-type = <0x00>;
rockchip,bits = <0x00 0x05>;
rockchip,flags = <0x100>;
#clock-cells = <0x00>;
clock-output-names = "aclk_peri";
};
hclk_peri_div {
clocks = <0x20>;
compatible = "rockchip,rk3188-div-con";
#clock-init-cells = <0x01>;
rockchip,div-relations = <0x00 0x01 0x01 0x02 0x02 0x04>;
phandle = <0x54>;
rockchip,div-type = <0x80>;
linux,phandle = <0x54>;
rockchip,bits = <0x08 0x02>;
#clock-cells = <0x00>;
clock-output-names = "hclk_peri";
};
aclk_peri_mux {
clocks = <0x0b 0x08 0x0c>;
compatible = "rockchip,rk3188-mux-con";
#clock-init-cells = <0x01>;
phandle = <0x20>;
linux,phandle = <0x20>;
rockchip,bits = <0x0a 0x02>;
#clock-cells = <0x00>;
clock-output-names = "aclk_peri";
};
pclk_peri_div {
clocks = <0x20>;
compatible = "rockchip,rk3188-div-con";
#clock-init-cells = <0x01>;
rockchip,div-relations = <0x00 0x01 0x01 0x02 0x02 0x04 0x03 0x08>;
phandle = <0x55>;
rockchip,div-type = <0x80>;
linux,phandle = <0x55>;
rockchip,bits = <0x0c 0x02>;
#clock-cells = <0x00>;
clock-output-names = "pclk_peri";
};
};
};
pll_cons {
#size-cells = <0x01>;
compatible = "rockchip,rk-pll-cons";
#address-cells = <0x01>;
ranges;
pll-clk@0024 {
mode-reg = <0x40 0x0c>;
clocks = <0x02>;
compatible = "rockchip,rk3188-pll-clk";
reg = <0x24 0x10>;
#clock-init-cells = <0x01>;
status-reg = <0x28 0x0a>;
rockchip,pll-type = <0x100>;
phandle = <0x08>;
linux,phandle = <0x08>;
#clock-cells = <0x00>;
clock-output-names = "clk_gpll";
};
pll-clk@000c {
mode-reg = <0x40 0x04>;
clocks = <0x02>;
compatible = "rockchip,rk3188-pll-clk";
reg = <0x0c 0x10>;
status-reg = <0x10 0x0a>;
rockchip,pll-type = <0x80>;
phandle = <0x09>;
linux,phandle = <0x09>;
#clock-cells = <0x00>;
clock-output-names = "clk_dpll";
};
pll-clk@0000 {
mode-reg = <0x40 0x00>;
clocks = <0x02>;
compatible = "rockchip,rk3188-pll-clk";
reg = <0x00 0x10>;
status-reg = <0x04 0x0a>;
rockchip,pll-type = <0x40>;
phandle = <0x07>;
linux,phandle = <0x07>;
#clock-cells = <0x00>;
clock-output-names = "clk_apll";
};
pll-clk@0018 {
mode-reg = <0x40 0x08>;
clocks = <0x02>;
compatible = "rockchip,rk3188-pll-clk";
reg = <0x18 0x10>;
#clock-init-cells = <0x01>;
status-reg = <0x1c 0x0a>;
rockchip,pll-type = <0x100>;
phandle = <0x0b>;
linux,phandle = <0x0b>;
#clock-cells = <0x00>;
clock-output-names = "clk_cpll";
};
};
clk_gate_cons {
#size-cells = <0x01>;
compatible = "rockchip,rk-gate-cons";
#address-cells = <0x01>;
ranges;
gate-clk@00fc {
clocks = <0x54 0x54 0x54 0x54 0x20 0x55 0x54 0x54 0x54 0x54 0x54 0x38 0x54 0x54 0x54 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xfc 0x04>;
phandle = <0x66>;
linux,phandle = <0x66>;
#clock-cells = <0x01>;
clock-output-names = "g_hclk_sdmmc\0g_hclk_sdio\0g_clk_emmc\0g_clk_nandc\0g_aclk_gmac\0g_pclk_gmac\0g_hclk_host0\0g_h_host0_arb\0g_hclk_host1\0g_h_host1_arb\0g_hclk_host2\0reserved\0g_hclk_otg\0g_hclk_otg_pmu\0g_h_host2_arb\0reserved";
};
gate-clk@0108 {
clocks = <0x38 0x38 0x38 0x38 0x38 0x38 0x57 0x57 0x38 0x38 0x3f 0x57 0x57 0x38 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0x108 0x04>;
phandle = <0x67>;
linux,phandle = <0x67>;
#clock-cells = <0x01>;
clock-output-names = "reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0g_p_hdmi_ctrl\0g_h_vio_h2p\0reserved\0reserved\0g_aclk_hdcp\0g_pclk_hdcp\0g_h_hdcp_mmu\0reserved\0reserved\0reserved";
};
gate-clk@00ec {
clocks = <0x50 0x50 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x43 0x0e>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xec 0x04>;
phandle = <0x43>;
linux,phandle = <0x43>;
#clock-cells = <0x01>;
clock-output-names = "clk_ddrphy\0clk4x_ddrphy\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0g_aclk_gpu\0g_aclk_gpu_noc";
};
gate-clk@00d4 {
clocks = <0x0f 0x40 0x31 0x4c 0x3f 0x02 0x02 0x17 0x25 0x27 0x28 0x2a 0x2b 0x2c 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xd4 0x04>;
phandle = <0x68>;
linux,phandle = <0x68>;
#clock-cells = <0x01>;
clock-output-names = "clk_nandc\0aclk_vop\0aclk_rga\0clk_jtag\0aclk_hdcp\0clk_otgphy0\0clk_otgphy1\0clk_mac_pll\0clk_uart0_pll\0uart0_frac\0clk_uart1_pll\0uart1_frac\0clk_uart2_pll\0uart2_frac\0reserved\0reserved";
};
gate-clk@00d8 {
clocks = <0x38 0x38 0x19 0x38 0x38 0x38 0x32 0x35 0x4d 0x36 0x1a 0x21 0x1c 0x23 0x24 0x33>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xd8 0x04>;
phandle = <0x85>;
linux,phandle = <0x85>;
#clock-cells = <0x01>;
clock-output-names = "reserved\0clk_ddrmon\0clk_gmac\0reserved\0reserved\0reserved\0clk_tsp\0clk_crypto\0clk_tsadc\0clk_spi0\0clk_spdif_pll\0clk_sdmmc0\0spdif_frac\0clk_sdio\0clk_emmc\0clk_wifi";
};
gate-clk@00e4 {
clocks = <0x20 0x20 0x20 0x4e 0x4e 0x4e 0x4e 0x3b 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xe4 0x04>;
phandle = <0xa7>;
linux,phandle = <0xa7>;
#clock-cells = <0x01>;
clock-output-names = "aclk_peri\0hclk_peri\0pclk_peri\0clk_mac_ref\0clk_mac_refout\0clk_mac_rx\0clk_mac_tx\0clk_macphy\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved";
};
gate-clk@010c {
clocks = <0x38 0x38 0x03 0x58 0x59 0x00 0x59 0x01 0x59 0x02 0x59 0x03 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0x10c 0x04>;
phandle = <0x59>;
linux,phandle = <0x59>;
#clock-cells = <0x01>;
clock-output-names = "g_aclk_vpu\0g_hclk_vpu\0g_a_rkvdec\0g_h_rkvdec\0g_a_vpu_noc\0g_h_vpu_noc\0g_a_rkvdec_noc\0g_h_rkvdec_noc\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved";
};
gate-clk@00d0 {
clocks = <0x38 0x38 0x38 0x1e 0x1f 0x49 0x38 0x2d 0x2f 0x4a 0x10 0x12 0x38 0x4b 0x15 0x16>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xd0 0x04>;
#clock-cells = <0x01>;
clock-output-names = "reserved\0reserved\0reserved\0clk_i2s0_pll\0i2s0_frac\0clk_i2s0\0reserved\0clk_i2s2_pll\0i2s2_frac\0clk_i2s2\0clk_i2s1_pll\0i2s1_frac\0reserved\0clk_i2s1_out\0clk_i2s1\0testclk";
};
gate-clk@0100 {
clocks = <0x20 0x54 0x55 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0x100 0x04>;
phandle = <0x65>;
linux,phandle = <0x65>;
#clock-cells = <0x01>;
clock-output-names = "g_a_peri_noc\0g_h_peri_noc\0g_p_peri_noc\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved";
};
gate-clk@00f8 {
clocks = <0x4f 0x0d 0x52 0x0d 0x52 0x04 0x4f 0x52 0x04 0x4f 0x52 0x04 0x52 0x04 0x52 0x04 0x4f 0x51 0x53 0x38 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xf8 0x04>;
phandle = <0x63>;
linux,phandle = <0x63>;
#clock-cells = <0x01>;
clock-output-names = "g_pclk_grf\0g_aclk_bus\0g_p_mschniu\0g_p_ddrphy\0g_pclk_cru\0g_p_acodecphy\0g_pclk_sgrf\0g_p_hdmiphy\0g_p_vdacphy\0g_p_phy_noc\0g_pclk_sim\0g_hclk_tsp\0clk_hsadc_tsp\0reserved\0reserved\0reserved";
};
gate-clk@00e8 {
clocks = <0x0d 0x0d 0x0d 0x4f 0x4f 0x02 0x02 0x02 0x02 0x02 0x02 0x38 0x38 0x4f 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xe8 0x04>;
phandle = <0x52>;
linux,phandle = <0x52>;
#clock-cells = <0x01>;
clock-output-names = "aclk_bus\0hclk_bus\0pclk_bus\0pclk_bus_pre\0pclk_phy\0clk_timer0\0clk_timer1\0clk_timer2\0clk_timer3\0clk_timer4\0clk_timer5\0reserved\0reserved\0pclk_ddr\0reserved\0reserved";
};
gate-clk@0104 {
clocks = <0x56 0x0b 0x57 0x56 0x09 0x57 0x38 0x40 0x57 0x56 0x08 0x57 0x0e 0x3f 0x31 0x40 0x57 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0x104 0x04>;
phandle = <0x56>;
linux,phandle = <0x56>;
#clock-cells = <0x01>;
clock-output-names = "g_aclk_rga\0g_hclk_rga\0g_aclk_iep\0g_hclk_iep\0reserved\0g_aclk_vop\0g_hclk_vop\0g_h_vio_ahbarbi\0g_h_vio_noc\0g_a_iep_noc\0g_a_hdcp_noc\0g_a_rga_noc\0g_a_vop_noc\0g_h_vop_noc\0reserved\0reserved";
};
gate-clk@00e0 {
clocks = <0x06 0x06 0x44 0x38 0x04 0x03 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xe0 0x04>;
phandle = <0x61>;
linux,phandle = <0x61>;
#clock-cells = <0x01>;
clock-output-names = "aclk_core\0pclk_dbg\0aclk_gic400\0reserved\0hclk_vpu\0hclk_rkvdec\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved\0reserved";
};
gate-clk@00dc {
clocks = <0x0e 0x38 0x03 0x3a 0x42 0x34 0x31 0x02 0x05 0x38 0x38 0x04 0x38 0x38 0x38 0x38>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xdc 0x04>;
phandle = <0x96>;
linux,phandle = <0x96>;
#clock-cells = <0x01>;
clock-output-names = "aclk_iep\0dclk_vop0\0aclk_rkvdec\0clk_vdec_cabac\0clk_vdec_core\0clk_hdcp\0clk_rga\0clk_hdmi_hdcp\0clk_hdmi_cec\0reserved\0reserved\0aclk_vpu\0reserved\0clk_gpu\0reserved\0reserved";
};
gate-clk@00f4 {
clocks = <0x4f 0x4f 0x4f 0x38 0x4f 0x4f 0x4f 0x4f 0x4f 0x4f 0x4f 0x4f 0x4f 0x4f 0x4f 0x4f>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xf4 0x04>;
phandle = <0x64>;
linux,phandle = <0x64>;
#clock-cells = <0x01>;
clock-output-names = "g_pclk_i2c1\0g_pclk_i2c2\0g_pclk_i2c3\0reserved\0g_pclk_timer0\0g_pclk_stimer\0g_pclk_spi0\0g_pclk_rk_pwm\0g_pclk_gpio0\0g_pclk_gpio1\0g_pclk_gpio2\0g_pclk_gpio3\0g_pclk_uart0\0g_pclk_uart1\0g_pclk_uart2\0g_pclk_tsadc";
};
gate-clk@00f0 {
clocks = <0x0d 0x0d 0x0d 0x51 0x52 0x0d 0x43 0x00 0x52 0x0d 0x51 0x51 0x51 0x51 0x51 0x51 0x4f 0x4f 0x4f>;
compatible = "rockchip,rk3188-gate-clk";
reg = <0xf0 0x04>;
phandle = <0x62>;
linux,phandle = <0x62>;
#clock-cells = <0x01>;
clock-output-names = "g_aclk_intmem\0g_intmem_mbist\0g_aclk_dmac_bus\0g_hclk_rom\0g_p_ddrupctl\0g_clk_ddrupctl\0g_p_ddrmon\0g_h_i2s0_8ch\0g_h_i2s1_8ch\0g_h_i2s2_2ch\0g_h_spdif_8ch\0g_h_crypto_mst\0g_h_crypto_slv\0g_p_efuse_1024\0g_p_efuse_256\0g_pclk_i2c0";
};
};
};
fixed_factor_cons {
compatible = "rockchip,rk-fixed-factor-cons";
xin32k_out {
clocks = <0x05>;
compatible = "rockchip,rk-fixed-clock";
clock-mult = <0x01>;
clock-div = <0x01>;
#clock-cells = <0x00>;
clock-output-names = "xin32k_out";
};
hclk_vpu {
clocks = <0x04>;
compatible = "rockchip,rk-fixed-factor-clock";
clock-mult = <0x01>;
phandle = <0x95>;
clock-div = <0x04>;
linux,phandle = <0x95>;
#clock-cells = <0x00>;
clock-output-names = "hclk_vpu";
};
hclk_rkvdec {
clocks = <0x03>;
compatible = "rockchip,rk-fixed-factor-clock";
clock-mult = <0x01>;
phandle = <0x58>;
clock-div = <0x04>;
linux,phandle = <0x58>;
#clock-cells = <0x00>;
clock-output-names = "hclk_rkvdec";
};
};
fixed_rate_cons {
compatible = "rockchip,rk-fixed-rate-cons";
dummy {
clock-frequency = <0x00>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x38>;
linux,phandle = <0x38>;
#clock-cells = <0x00>;
clock-output-names = "dummy";
};
clkin_hsadc_tsp {
clock-frequency = <0x00>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x53>;
linux,phandle = <0x53>;
#clock-cells = <0x00>;
clock-output-names = "clkin_hsadc_tsp";
};
xin12m {
clocks = <0x02>;
clock-frequency = <0xb71b00>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x14>;
linux,phandle = <0x14>;
#clock-cells = <0x00>;
clock-output-names = "xin12m";
};
usbphy0_480m {
clock-frequency = <0x1c9c3800>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x46>;
linux,phandle = <0x46>;
#clock-cells = <0x00>;
clock-output-names = "usbphy0_480m";
};
jtag_clkin {
clock-frequency = <0x00>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x4c>;
linux,phandle = <0x4c>;
#clock-cells = <0x00>;
clock-output-names = "jtag_clkin";
};
hdmiphy_out {
clock-frequency = <0x2367b880>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x45>;
linux,phandle = <0x45>;
#clock-cells = <0x00>;
clock-output-names = "hdmiphy_out";
};
phy_rx_out {
clock-frequency = <0x00>;
compatible = "rockchip,rk-fixed-clock";
#clock-cells = <0x00>;
clock-output-names = "phy_rx_out";
};
phy_tx_out {
clock-frequency = <0x00>;
compatible = "rockchip,rk-fixed-clock";
#clock-cells = <0x00>;
clock-output-names = "phy_tx_out";
};
usbphy1_480m {
clock-frequency = <0x1c9c3800>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x47>;
linux,phandle = <0x47>;
#clock-cells = <0x00>;
clock-output-names = "usbphy1_480m";
};
xin24m {
clock-frequency = <0x16e3600>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x02>;
linux,phandle = <0x02>;
#clock-cells = <0x00>;
clock-output-names = "xin24m";
};
phy_50m_out {
clock-frequency = <0x00>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x3d>;
linux,phandle = <0x3d>;
#clock-cells = <0x00>;
clock-output-names = "phy_50m_out";
};
i2s_clkin {
clock-frequency = <0x00>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x13>;
linux,phandle = <0x13>;
#clock-cells = <0x00>;
clock-output-names = "i2s_clkin";
};
gmac_clkin {
clock-frequency = <0x7735940>;
compatible = "rockchip,rk-fixed-clock";
phandle = <0x3c>;
linux,phandle = <0x3c>;
#clock-cells = <0x00>;
clock-output-names = "gmac_clkin";
};
};
};
memory {
device_type = "memory";
reg = <0x60000000 0x8400000 0x68500000 0x37b00000>;
};
serial@11030000 {
clocks = <0x71 0x64 0x0e>;
reg-io-width = <0x04>;
clock-frequency = <0x16e3600>;
pinctrl-names = "default";
compatible = "rockchip,serial";
dmas = <0x6a 0x06 0x6a 0x07>;
reg = <0x11030000 0x100>;
clock-names = "sclk_uart\0pclk_uart";
status = "disabled";
#dma-cells = <0x02>;
interrupts = <0x00 0x39 0x04>;
reg-shift = <0x02>;
pinctrl-0 = <0x5a>;
};
display-timings {
native-mode = <0xb2>;
phandle = <0x90>;
linux,phandle = <0x90>;
timing0 {
out-face = <0x00>;
clock-frequency = <0x46cf710>;
swap-rg = <0x00>;
hback-porch = <0xdc>;
vactive = <0x2d0>;
de-active = <0x00>;
vsync-len = <0x05>;
hsync-active = <0x01>;
hactive = <0x500>;
swap-rb = <0x00>;
hfront-porch = <0x6e>;
vfront-porch = <0x05>;
pixelclk-active = <0x00>;
phandle = <0xb2>;
vsync-active = <0x01>;
swap-gb = <0x00>;
linux,phandle = <0xb2>;
hsync-len = <0x28>;
vback-porch = <0x14>;
color-mode = <0x02>;
screen-type = <0x01>;
};
timing4 {
out-face = <0x00>;
clock-frequency = <0x19bfcc0>;
swap-rg = <0x00>;
hback-porch = <0x30>;
vactive = <0x240>;
de-active = <0x00>;
vsync-len = <0x03>;
hsync-active = <0x01>;
hactive = <0x2d0>;
swap-rb = <0x00>;
hfront-porch = <0x21>;
vfront-porch = <0x02>;
pixelclk-active = <0x01>;
vsync-active = <0x01>;
swap-gb = <0x00>;
hsync-len = <0x3f>;
vback-porch = <0x13>;
color-mode = <0x02>;
interlaced;
screen-type = <0x05>;
};
timing1 {
out-face = <0x00>;
clock-frequency = <0x8d9ee20>;
swap-rg = <0x00>;
hback-porch = <0x94>;
vactive = <0x438>;
de-active = <0x00>;
vsync-len = <0x05>;
hsync-active = <0x01>;
hactive = <0x780>;
swap-rb = <0x00>;
hfront-porch = <0x58>;
vfront-porch = <0x04>;
pixelclk-active = <0x00>;
vsync-active = <0x01>;
swap-gb = <0x00>;
hsync-len = <0x2c>;
vback-porch = <0x24>;
color-mode = <0x02>;
screen-type = <0x01>;
};
timing2 {
out-face = <0x00>;
clock-frequency = <0x11b3dc40>;
swap-rg = <0x00>;
hback-porch = <0x128>;
vactive = <0x870>;
de-active = <0x00>;
vsync-len = <0x0a>;
hsync-active = <0x01>;
hactive = <0xf00>;
swap-rb = <0x00>;
hfront-porch = <0xb0>;
vfront-porch = <0x08>;
pixelclk-active = <0x00>;
vsync-active = <0x01>;
swap-gb = <0x00>;
hsync-len = <0x58>;
vback-porch = <0x48>;
color-mode = <0x02>;
screen-type = <0x01>;
};
timing3 {
out-face = <0x00>;
clock-frequency = <0x19bfcc0>;
swap-rg = <0x00>;
hback-porch = <0x2b>;
vactive = <0x1e0>;
de-active = <0x00>;
vsync-len = <0x03>;
hsync-active = <0x01>;
hactive = <0x2d0>;
swap-rb = <0x00>;
hfront-porch = <0x21>;
vfront-porch = <0x00>;
pixelclk-active = <0x01>;
vsync-active = <0x01>;
swap-gb = <0x00>;
hsync-len = <0x3e>;
vback-porch = <0x13>;
color-mode = <0x02>;
interlaced;
screen-type = <0x05>;
};
};
psci {
cpu_off = <0x84000002>;
compatible = "arm,psci";
method = "smc";
cpu_suspend = <0x84000001>;
cpu_on = <0x84000003>;
};
pwm-regulator2 {
rockchip,pwm_max_voltage = <0x13d620>;
rockchip,pwm_min_voltage = <0x10c8e0>;
pwms = <0xb7 0x00 0x61a8>;
rockchip,pwm_voltage_map = <0xf4240 0xfa3e8 0x100590 0x106738 0x10c8e0 0x112a88 0x118c30 0x11edd8 0x124f80 0x12b128 0x1312d0 0x137478 0x13d620>;
rockchip,pwm_coefficient = <0x12c>;
compatible = "rockchip_pwm_regulator";
rockchip,pwm_voltage = <0x124f80>;
rockchip,pwm_id = <0x02>;
status = "okay";
rockchip,pwm_suspend_voltage = <0x1312d0>;
regulators {
#size-cells = <0x00>;
#address-cells = <0x01>;
regulator@1 {
regulator-boot-on;
regulator-always-on;
regulator-min-microvolt = <0x10c8e0>;
regulator-max-microvolt = <0x13d620>;
regulator-compatible = "pwm_dcdc2";
regulator-name = "vdd_logic";
};
};
};
timer@110c0000 {
compatible = "rockchip,timer";
reg = <0x110c0000 0x20>;
interrupts = <0x00 0x2b 0x04>;
rockchip,broadcast = <0x01>;
};
usb_control {
rockchip,remote_wakeup;
compatible = "rockchip,rk322x-usb-control";
host_drv_gpio = <0xb3 0x14 0x01>;
otg_drv_gpio = <0xb3 0x16 0x01>;
rockchip,usb_irq_wakeup;
};
power-led {
compatible = "gpio-leds";
red_gpio = <0x8d 0x07 0x00>;
green {
gpios = <0xb3 0x15 0x00>;
default-state = "off";
};
};
fb {
rockchip,uboot-logo-on = <0x01>;
rockchip,disp-mode = <0x00>;
compatible = "rockchip,rk-fb";
rockchip,disp-policy = <0x01>;
};
rk_screen {
display-timings = <0x90>;
compatible = "rockchip,screen";
};
tve {
clocks = <0x63 0x08>;
dac1level = <0x07>;
lumafilter1 = <0xf40200fe>;
saturation = <0x305b46>;
compatible = "rockchip,rk322x-tve";
reg = <0x20053e00 0x100 0x12020000 0x10000>;
clock-names = "pclk_vdac";
status = "okay";
lumafilter0 = <0x2ff0001>;
adjtiming = <0xd6c00880>;
lumafilter2 = <0xf332d910>;
daclevel = <0x15>;
brightcontrast = <0x9900>;
};
power_ctr {
};
syscon@31020000 {
compatible = "rockchip,rk322x-msch\0rockchip,msch\0syscon";
reg = <0x31020000 0x3000>;
};
fiq-debugger {
rockchip,irq-mode-enable = <0x00>;
pinctrl-names = "default";
compatible = "rockchip,fiq-debugger";
rockchip,wake-irq = <0x00>;
rockchip,signal-irq = <0x9f>;
status = "okay";
rockchip,baudrate = <0x16e360>;
rockchip,serial-id = <0x02>;
pinctrl-0 = <0x5a>;
};
eth@30200000 {
rockchip,grf = <0x5b>;
phy-type = "internal";
clocks = <0x4e 0xa7 0x05 0xa7 0x06 0xa7 0x03 0xa7 0x04 0x66 0x04 0x66 0x05>;
reset-names = "mac-phy";
interrupt-names = "macirq";
pinctrl-names = "default";
compatible = "rockchip,rk322x-gmac";
phy-mode = "rmii";
reg = <0x30200000 0x10000>;
clock-names = "clk_mac\0mac_clk_rx\0mac_clk_tx\0clk_mac_ref\0clk_mac_refout\0aclk_mac\0pclk_mac";
status = "okay";
link-gpio = <0x7c 0x0e 0x00>;
resets = <0x8e 0x3f>;
led-gpio = <0x7c 0x08 0x00>;
interrupts = <0x00 0x18 0x04>;
clock_in_out = "output";
tx_delay = <0x26>;
pinctrl-0 = <0xa8>;
rx_delay = <0x11>;
};
aliases {
serial0 = "/serial@11010000";
i2c1 = "/i2c@11060000";
i2c2 = "/i2c@11070000";
serial1 = "/serial@11020000";
lcdc0 = "/vop@20050000";
serial2 = "/serial@11030000";
spi0 = "/spi@11090000";
i2c3 = "/i2c@11080000";
i2c0 = "/i2c@11050000";
};
phy {
rockchip,grf = <0x5b>;
#size-cells = <0x00>;
compatible = "rockchip,rk322x-usb-phy";
#address-cells = <0x01>;
usb-phy0 {
#phy-cells = <0x00>;
reg = <0x764>;
phandle = <0xa4>;
linux,phandle = <0xa4>;
};
usb-phy2 {
#phy-cells = <0x00>;
reg = <0x804>;
phandle = <0xa6>;
linux,phandle = <0xa6>;
};
usb-phy1 {
#phy-cells = <0x00>;
reg = <0x800>;
phandle = <0xa5>;
linux,phandle = <0xa5>;
};
};
hdmi_hdcp2@20090000 {
clocks = <0x56 0x0a 0x67 0x0c 0x67 0x0b 0x67 0x0a 0x34>;
compatible = "rockchip,rk322x-hdmi-hdcp2";
reg = <0x20090000 0x10000>;
clock-names = "aclk_noc_hdcp2\0hclk_hdcp2_mmu\0pclk_hdcp2\0aclk_hdcp2\0hdcp2_clk_hdmi";
status = "disabled";
interrupts = <0x00 0x22 0x04>;
};
rksdmmc@30000000 {
supports-sd;
num-slots = <0x01>;
#size-cells = <0x00>;
power-inverted;
clocks = <0x21 0x66 0x00>;
clock-freq-min-max = <0x61a80 0x23c3460>;
bus-width = <0x04>;
clock-frequency = <0x23c3460>;
reset-names = "mmc_ahb_reset";
pinctrl-names = "default\0idle";
compatible = "rockchip,rk_mmc\0rockchip,rk322x-sdmmc";
supports-highspeed;
reg = <0x30000000 0x10000>;
clock-names = "clk_mmc\0hclk_mmc";
fifo-depth = <0x100>;
status = "okay";
#address-cells = <0x01>;
keep-power-in-suspend;
ignore-pm-notify;
cd-gpios = <0x8d 0x11 0x00>;
resets = <0x8e 0x51>;
pinctrl-1 = <0x9f>;
interrupts = <0x00 0x0c 0x04>;
broken-cd;
card-detect-delay = <0xc8>;
pinctrl-0 = <0x9a 0x9b 0x9c 0x9d 0x9e>;
};
pwm@110b0010 {
clocks = <0x64 0x07>;
pinctrl-names = "default";
compatible = "rockchip,rk-pwm";
reg = <0x110b0010 0x10>;
#pwm-cells = <0x02>;
clock-names = "pclk_pwm";
status = "okay";
phandle = <0xb6>;
linux,phandle = <0xb6>;
interrupts = <0x00 0x32 0x04>;
pinctrl-0 = <0x92>;
};
syscon@11000000 {
compatible = "rockchip,rk322x-grf\0rockchip,grf\0syscon";
reg = <0x11000000 0x1000>;
phandle = <0x5b>;
linux,phandle = <0x5b>;
};
rockchip_suspend {
rockchip,ctrbits = <0x11806>;
};
ohci2@30120000 {
compatible = "generic-ohci";
reg = <0x30120000 0x20000>;
interrupts = <0x00 0x43 0x04>;
};
nandc@30030000 {
clocks = <0x0f 0x68 0x00 0x66 0x03>;
compatible = "rockchip,rk-nandc";
reg = <0x30030000 0x4000>;
clock-names = "clk_nandc\0g_clk_nandc\0hclk_nandc";
status = "okay";
interrupts = <0x00 0x0f 0x04>;
nandc_id = <0x00>;
};
syscon@10140000 {
compatible = "rockchip,rk322x-sgrf\0rockchip,sgrf\0syscon";
reg = <0x10140000 0x1000>;
};
vpu_mmu {
dbgname = "vpu";
interrupt-names = "vpu_mmu";
compatible = "rockchip,vpu_mmu";
reg = <0x20020800 0x100>;
interrupts = <0x00 0x0a 0x04>;
};
i2c@11050000 {
#size-cells = <0x00>;
clocks = <0x62 0x0f>;
gpios = <0x75 0x01 0x01 0x75 0x00 0x01>;
pinctrl-names = "default\0gpio\0sleep";
compatible = "rockchip,rk30-i2c";
reg = <0x11050000 0x1000>;
status = "disabled";
#address-cells = <0x01>;
pinctrl-1 = <0x73>;
interrupts = <0x00 0x24 0x04>;
pinctrl-2 = <0x74>;
rockchip,check-idle = <0x01>;
pinctrl-0 = <0x72>;
};
dvfs {
vd_logic {
regulator_name = "vdd_logic";
pd_gpu {
clk_gpu {
regu-mode-en = <0x00>;
regu-mode-table = <0x30d40 0x04 0x00 0x03>;
status = "okay";
operating-points = <0x30d40 0x10c8e0 0x493e0 0x118c30 0x7a120 0x1312d0>;
channel = <0x02>;
};
};
pd_ddr {
clk_ddr {
lkg_adjust_volt_en = <0x01>;
def_table_lkg = <0x05>;
freq-table = <0x01 0x927c0 0x10 0xaae60 0x10000 0xbfe50 0x2000 0xbfe50>;
status = "okay";
operating-points = <0x493e0 0x100590 0x927c0 0x100590 0xaae60 0x10c8e0 0xc3500 0x118c30>;
temp-limit-enable = <0x01>;
lkg_adjust_volt_table = <0x07 0xc350 0x3c 0x186a0>;
min_adjust_freq = <0x493e0>;
channel = <0x02>;
};
};
};
vd_arm {
regulator_name = "vdd_arm";
pd_core {
clk_core {
lkg_adjust_volt_en = <0x01>;
def_table_lkg = <0x04>;
target-temp = <0x5f>;
regu-mode-en = <0x00>;
regu-mode-table = <0xf6180 0x04 0x00 0x03>;
tsadc-ch = <0x00>;
status = "okay";
normal-temp-limit = <0x03 0x17700 0x06 0x23280 0x09 0x2ee00 0x0f 0x5dc00>;
performance-temp-limit = <0x6e 0xc7380>;
operating-points = <0x639c0 0xe7ef0 0x927c0 0xee098 0xc7380 0xf4240 0xf6180 0x11edd8 0x124f80 0x137478>;
temp-limit-enable = <0x01>;
lkg_adjust_volt_table = <0x0a 0xc350 0x14 0x186a0 0x3c 0x249f0>;
min_temp_limit = <0x927c0>;
min_adjust_freq = <0xf6180>;
channel = <0x00>;
};
};
};
};
i2s0@100c0000 {
clocks = <0x49 0x62 0x07>;
compatible = "rockchip-i2s";
dmas = <0x6a 0x0b 0x6a 0x0c>;
reg = <0x100c0000 0x1000>;
clock-names = "i2s_clk\0i2s_hclk";
status = "okay";
#dma-cells = <0x02>;
phandle = <0xbd>;
linux,phandle = <0xbd>;
interrupts = <0x00 0x1a 0x04>;
dma-names = "tx\0rx";
i2s-id = <0x00>;
};
spi@11090000 {
#size-cells = <0x00>;
clocks = <0x85 0x09 0x64 0x06>;
rockchip,spi-src-clk = <0x00>;
pinctrl-names = "default";
compatible = "rockchip,rockchip-spi";
reg = <0x11090000 0x1000>;
clock-names = "spi\0pclk_spi0";
status = "disabled";
#address-cells = <0x01>;
num-cs = <0x02>;
interrupts = <0x00 0x31 0x04>;
max-freq = <0x2dc6c00>;
pinctrl-0 = <0x80 0x81 0x82 0x83 0x84>;
spi_test@00 {
poll_mode = <0x00>;
type = <0x00>;
spi-max-frequency = <0xb71b00>;
compatible = "rockchip,spi_test_bus0_cs0";
reg = <0x00>;
};
spi_test@01 {
poll_mode = <0x00>;
type = <0x00>;
spi-max-frequency = <0xb71b00>;
compatible = "rockchip,spi_test_bus0_cs1";
spi-cpha;
reg = <0x01>;
spi-cpol;
};
};
vdec_mmu {
dbgname = "vdec";
interrupt-names = "vdec_mmu";
compatible = "rockchip,vdec_mmu";
reg = <0x20030480 0x40 0x200304c0 0x40>;
interrupts = <0x00 0x08 0x04>;
};
reset@110e0110 {
#reset-cells = <0x01>;
compatible = "rockchip,reset";
reg = <0x110e0110 0x20>;
phandle = <0x8e>;
linux,phandle = <0x8e>;
rockchip,reset-flag = <0x01>;
};
arm-pmu {
compatible = "arm,cortex-a7-pmu";
interrupts = <0x00 0x4c 0x04 0x00 0x4d 0x04 0x00 0x4e 0x04 0x00 0x4f 0x04>;
};
pwm@110b0020 {
clocks = <0x64 0x07>;
pinctrl-names = "default";
compatible = "rockchip,rk-pwm";
reg = <0x110b0020 0x10>;
#pwm-cells = <0x02>;
clock-names = "pclk_pwm";
status = "okay";
phandle = <0xb7>;
linux,phandle = <0xb7>;
interrupts = <0x00 0x32 0x04>;
pinctrl-0 = <0x93>;
};
i2c@11080000 {
#size-cells = <0x00>;
clocks = <0x64 0x02>;
gpios = <0x75 0x07 0x01 0x75 0x06 0x01>;
pinctrl-names = "default\0gpio\0sleep";
compatible = "rockchip,rk30-i2c";
reg = <0x11080000 0x1000>;
status = "disabled";
#address-cells = <0x01>;
pinctrl-1 = <0x7e>;
interrupts = <0x00 0x27 0x04>;
pinctrl-2 = <0x7f>;
rockchip,check-idle = <0x01>;
pinctrl-0 = <0x7d>;
};
serial@11020000 {
clocks = <0x6e 0x64 0x0d>;
reg-io-width = <0x04>;
clock-frequency = <0x16e3600>;
pinctrl-names = "default";
compatible = "rockchip,serial";
dmas = <0x6a 0x04 0x6a 0x05>;
reg = <0x11020000 0x100>;
clock-names = "sclk_uart\0pclk_uart";
status = "okay";
#dma-cells = <0x02>;
interrupts = <0x00 0x38 0x04>;
reg-shift = <0x02>;
dma-names = "!tx\0!rx";
pinctrl-0 = <0x6f 0x70>;
};
syscon@110e0000 {
compatible = "rockchip,rk322x-cru\0rockchip,cru\0syscon";
reg = <0x110e0000 0x1000>;
};
ehci2@30100000 {
clocks = <0x68 0x06 0x66 0x0a 0x66 0x0e>;
phy-names = "usb";
reset-names = "host_ahb\0host_phy\0host_controller";
compatible = "generic-ehci";
reg = <0x30100000 0x20000>;
clock-names = "clk_usbphy1\0hclk_host2\0hck_host2_arb";
resets = <0x8e 0x4b 0x8e 0x6a 0x8e 0x4c>;
interrupts = <0x00 0x42 0x04>;
phys = <0xa6>;
};
ehci0@30080000 {
clocks = <0x68 0x05 0x66 0x06 0x66 0x07>;
phy-names = "usb";
reset-names = "host_ahb\0host_phy\0host_controller";
compatible = "generic-ehci";
reg = <0x30080000 0x20000>;
clock-names = "clk_usbphy0\0hclk_host0\0hclk_host0_arb";
resets = <0x8e 0x47 0x8e 0x68 0x8e 0x48>;
interrupts = <0x00 0x10 0x04>;
phys = <0xa4>;
};
iep@20070000 {
clocks = <0x56 0x02 0x56 0x03>;
iommu_enabled = <0x01>;
compatible = "rockchip,iep";
version = <0x03>;
reg = <0x20070000 0x800>;
clock-names = "aclk_iep\0hclk_iep";
status = "okay";
interrupts = <0x00 0x1f 0x04>;
};
pwm@110b0000 {
clocks = <0x64 0x07>;
pinctrl-names = "default";
compatible = "rockchip,rk-pwm";
reg = <0x110b0000 0x10>;
#pwm-cells = <0x02>;
clock-names = "pclk_pwm";
status = "disabled";
interrupts = <0x00 0x32 0x04>;
pinctrl-0 = <0x91>;
};
ehci1@300c0000 {
clocks = <0x68 0x06 0x66 0x08 0x66 0x09>;
phy-names = "usb";
reset-names = "host_ahb\0host_phy\0host_controller";
compatible = "generic-ehci";
reg = <0x300c0000 0x20000>;
clock-names = "clk_usbphy1\0hclk_host1\0hclk_host1_arb";
resets = <0x8e 0x49 0x8e 0x69 0x8e 0x4a>;
interrupts = <0x00 0x13 0x04>;
phys = <0xa5>;
};
timer {
clock-frequency = <0x16e3600>;
compatible = "arm,armv7-timer";
interrupts = <0x01 0x0d 0xf04 0x01 0x0e 0xf04>;
};
amba {
#size-cells = <0x01>;
compatible = "arm,amba-bus";
#address-cells = <0x01>;
interrupt-parent = <0x01>;
ranges;
pdma@110f0000 {
clocks = <0x62 0x02>;
compatible = "arm,pl330\0arm,primecell";
reg = <0x110f0000 0x4000>;
clock-names = "apb_pclk";
#dma-cells = <0x01>;
phandle = <0x6a>;
linux,phandle = <0x6a>;
interrupts = <0x00 0x00 0x04 0x00 0x01 0x04>;
};
};
codec-hdmi-i2s {
compatible = "hdmi-i2s";
status = "okay";
phandle = <0xbc>;
linux,phandle = <0xbc>;
};
i2c@11070000 {
#size-cells = <0x00>;
clocks = <0x64 0x01>;
gpios = <0x7c 0x14 0x01 0x7c 0x15 0x01>;
pinctrl-names = "default\0gpio\0sleep";
compatible = "rockchip,rk30-i2c";
reg = <0x11070000 0x1000>;
status = "disabled";
#address-cells = <0x01>;
pinctrl-1 = <0x7a>;
interrupts = <0x00 0x26 0x04>;
pinctrl-2 = <0x7b>;
rockchip,check-idle = <0x01>;
pinctrl-0 = <0x79>;
};
wireless-wlan {
sdio_vref = <0x708>;
compatible = "wlan-platdata";
WIFI,poweren_gpio = <0x7c 0x1a 0x00>;
wifi_chip_type = "ssv6051";
status = "okay";
};
dram_timing {
sr_idle = <0x18>;
pd_idle = <0x20>;
phy_lp23_dqs_drv = <0x16>;
phy_ddr3_cmd_drv = <0x12>;
phy_ddr3_clk_drv = <0x12>;
phy_lp3_odt = <0x02>;
dram_dll_disb_freq = <0x12c>;
lpddr3_drv = <0x01>;
compatible = "rockchip,dram-timing";
phy_ddr3_dqs_drv = <0x15>;
lpddr2_drv = <0x01>;
phy_lp23_cmd_drv = <0x16>;
phy_odt_disb_freq = <0x14d>;
ddr3_drv = <0x00>;
phy_ddr3_odt = <0x02>;
phy_dll_disb_freq = <0x190>;
phandle = <0x5e>;
dram_spd_bin = <0x15>;
ddr3_odt = <0x40>;
dram_odt_disb_freq = <0x14d>;
phy_lp23_clk_drv = <0x13>;
linux,phandle = <0x5e>;
lpddr3_odt = <0x03>;
};
rockchip_spdif_card {
compatible = "rockchip-spdif-card";
dais {
dai0 {
audio-controller = <0xbb>;
audio-codec = <0xba>;
};
};
};
usb_uart {
status = "ok";
};
wireless-bluetooth {
BT,wake_gpio = <0x7c 0x1d 0x00>;
pinctrl-names = "default\0rts_gpio";
compatible = "bluetooth-platdata";
uart_rts_gpios = <0xb3 0x06 0x01>;
status = "disabled";
BT,wake_host_irq = <0xb3 0x1a 0x00>;
pinctrl-1 = <0xb5>;
BT,power_gpio = <0xb3 0x1b 0x00>;
pinctrl-0 = <0xb4>;
};
codec-spdif {
compatible = "hdmi-spdif";
status = "okay";
phandle = <0xba>;
linux,phandle = <0xba>;
};
otg@30040000 {
rockchip,usb-mode = <0x01>;
clocks = <0x68 0x05 0x66 0x0c 0x66 0x0d>;
reset-names = "otg_ahb\0otg_phy\0otg_controller";
compatible = "rockchip,rk322x_usb20_otg";
reg = <0x30040000 0x40000>;
clock-names = "clk_usbphy0\0hclk_otg\0hclk_otg_pmu";
resets = <0x8e 0x45 0x8e 0x67 0x8e 0x46>;
interrupts = <0x00 0x17 0x04>;
};
i2s2@100e0000 {
clocks = <0x4a 0x62 0x09>;
pinctrl-names = "default\0sleep";
compatible = "rockchip-i2s";
dmas = <0x6a 0x00 0x6a 0x01>;
reg = <0x100e0000 0x1000>;
clock-names = "i2s_clk\0i2s_hclk";
status = "disabled";
#dma-cells = <0x02>;
pinctrl-1 = <0x8a>;
interrupts = <0x00 0x1c 0x04>;
dma-names = "tx\0rx";
i2s-id = <0x02>;
pinctrl-0 = <0x86 0x87 0x88 0x89>;
};
rockchip_audio {
compatible = "rockchip,rk322x-audio";
dais {
dai0 {
audio-controller = <0xb9>;
audio-codec = <0xb8>;
format = "i2s";
};
};
};
dram {
compatible = "rockchip,rk322x-dram";
rockchip,dram_timing = <0x5e>;
status = "okay";
dram_freq = <0x2ed96880>;
};
hdmi@200a0000 {
rockchip,grf = <0x5b>;
clocks = <0x96 0x07 0x67 0x06 0x63 0x07 0x05>;
rockchip,phy_table = <0x9d5b340 0x00 0x00 0x04 0x04 0x04 0x04 0xd693a40 0x00 0x00 0x06 0x06 0x06 0x06 0x1443fd00 0x01 0x00 0x06 0x0a 0x0a 0x0a 0x2367b880 0x01 0x00 0x07 0x0a 0x0a 0x0a>;
reset-names = "hdmi";
rockchip,hdcp_enable = <0x00>;
pinctrl-names = "default\0gpio";
compatible = "rockchip,rk322x-hdmi";
rockchip,hdmi_audio_source = <0x00>;
reg = <0x200a0000 0x20000 0x12030000 0x10000>;
clock-names = "hdcp_clk_hdmi\0pclk_hdmi\0pclk_hdmi_phy\0cec_clk_hdmi";
status = "okay";
resets = <0x8e 0x60>;
pinctrl-1 = <0x7e 0x97>;
rockchip,cec_enable = <0x01>;
interrupts = <0x00 0x23 0x04 0x00 0x47 0x04>;
pinctrl-0 = <0x97 0x98 0x99>;
};
interrupt-controller@32010000 {
compatible = "arm,cortex-a15-gic";
interrupt-controller;
reg = <0x32011000 0x1000 0x32012000 0x1000>;
#address-cells = <0x00>;
phandle = <0x01>;
linux,phandle = <0x01>;
#interrupt-cells = <0x03>;
};
pwm-regulator1 {
rockchip,pwm_max_voltage = <0x155cc0>;
rockchip,pwm_min_voltage = <0xe7ef0>;
pwms = <0xb6 0x00 0x7d0>;
rockchip,pwm_voltage_map = <0xe7ef0 0xee098 0xf4240 0xfa3e8 0x100590 0x106738 0x10c8e0 0x112a88 0x118c30 0x11edd8 0x124f80 0x12b128 0x1312d0 0x137478 0x13d620 0x1437c8 0x149970 0x14fb18 0x155cc0>;
rockchip,pwm_coefficient = <0x1c2>;
compatible = "rockchip_pwm_regulator";
rockchip,pwm_voltage = <0x10c8e0>;
rockchip,pwm_id = <0x01>;
status = "okay";
rockchip,pwm_suspend_voltage = <0xe7ef0>;
regulators {
#size-cells = <0x00>;
#address-cells = <0x01>;
regulator@0 {
regulator-boot-on;
regulator-always-on;
regulator-min-microvolt = <0xe7ef0>;
regulator-max-microvolt = <0x155cc0>;
regulator-compatible = "pwm_dcdc1";
regulator-name = "vdd_arm";
};
};
};
i2c@11060000 {
#size-cells = <0x00>;
clocks = <0x64 0x00>;
gpios = <0x75 0x03 0x01 0x75 0x02 0x01>;
pinctrl-names = "default\0gpio\0sleep";
compatible = "rockchip,rk30-i2c";
reg = <0x11060000 0x1000>;
status = "disabled";
#address-cells = <0x01>;
pinctrl-1 = <0x77>;
interrupts = <0x00 0x25 0x04>;
pinctrl-2 = <0x78>;
rockchip,check-idle = <0x01>;
pinctrl-0 = <0x76>;
icp204@3c {
compatible = "icp204";
reg = <0x3c>;
};
};
ohci1@300e0000 {
compatible = "generic-ohci";
reg = <0x300e0000 0x20000>;
interrupts = <0x00 0x14 0x04>;
};
serial@11010000 {
clocks = <0x69 0x64 0x0c>;
reg-io-width = <0x04>;
clock-frequency = <0x16e3600>;
pinctrl-names = "default";
compatible = "rockchip,serial";
dmas = <0x6a 0x02 0x6a 0x03>;
reg = <0x11010000 0x100>;
clock-names = "sclk_uart\0pclk_uart";
status = "disabled";
#dma-cells = <0x02>;
interrupts = <0x00 0x37 0x04>;
reg-shift = <0x02>;
pinctrl-0 = <0x6b 0x6c 0x6d>;
};
rockchip-ion {
#size-cells = <0x00>;
compatible = "rockchip,ion";
#address-cells = <0x01>;
rockchip,ion-heap@5 {
compatible = "rockchip,ion-heap";
reg = <0x00 0x00>;
rockchip,ion_heap = <0x05>;
};
system-heap {
compatible = "rockchip,ion-heap";
rockchip,ion_heap = <0x00>;
};
rockchip,ion-heap@4 {
compatible = "rockchip,ion-heap";
reg = <0x00 0x00>;
rockchip,ion_heap = <0x04>;
};
};
rksdmmc@30010000 {
num-slots = <0x01>;
#size-cells = <0x00>;
clocks = <0x23 0x66 0x01>;
clock-freq-min-max = <0x30d40 0x23c3460>;
bus-width = <0x04>;
clock-frequency = <0x23c3460>;
reset-names = "mmc_ahb_reset";
pinctrl-names = "default\0idle";
compatible = "rockchip,rk_mmc\0rockchip,rk322x-sdmmc";
supports-highspeed;
reg = <0x30010000 0x10000>;
tune_regsbase = <0x1c8>;
clock-names = "clk_mmc\0hclk_mmc";
fifo-depth = <0x100>;
status = "okay";
cap-sdio-irq;
#address-cells = <0x01>;
keep-power-in-suspend;
ignore-pm-notify;
supports-sdio;
resets = <0x8e 0x52>;
pinctrl-1 = <0xa3>;
interrupts = <0x00 0x0d 0x04>;
pinctrl-0 = <0xa0 0xa1 0xa2>;
};
cpus {
#size-cells = <0x00>;
#address-cells = <0x01>;
cpu@1 {
device_type = "cpu";
compatible = "arm,cortex-a7";
reg = <0xf01>;
};
cpu@2 {
device_type = "cpu";
compatible = "arm,cortex-a7";
reg = <0xf02>;
};
cpu@0 {
device_type = "cpu";
compatible = "arm,cortex-a7";
reg = <0xf00>;
};
cpu@3 {
device_type = "cpu";
compatible = "arm,cortex-a7";
reg = <0xf03>;
};
};
clocks-enable {
clocks = <0x07 0x09 0x08 0x0b 0x06 0x60 0x44 0x61 0x02 0x52 0x03 0x43 0x01 0x62 0x05 0x62 0x00 0x62 0x01 0x62 0x02 0x63 0x01 0x62 0x03 0x62 0x04 0x62 0x06 0x64 0x04 0x64 0x05 0x64 0x08 0x63 0x00 0x63 0x04 0x63 0x06 0x63 0x03 0x63 0x09 0x63 0x02 0x65 0x00 0x65 0x01 0x65 0x02 0x66 0x0d 0x56 0x07 0x67 0x07 0x52 0x05 0x52 0x06 0x59 0x04 0x59 0x06 0x59 0x05 0x59 0x07 0x56 0x0b 0x43 0x0f 0x56 0x09 0x56 0x0c 0x56 0x0a 0x56 0x08 0x56 0x0d 0x68 0x03>;
compatible = "rockchip,clocks-enable";
};
wdt@110a0000 {
clocks = <0x52 0x03>;
rockchip,irq = <0x01>;
compatible = "rockchip,watch dog";
reg = <0x110a0000 0x100>;
rockchip,debug = <0x00>;
clock-names = "pclk_wdt";
status = "disabled";
rockchip,timeout = <0x3c>;
interrupts = <0x00 0x28 0x04>;
rockchip,atboot = <0x01>;
};
io-domains {
rockchip,grf = <0x5b>;
compatible = "rockchip,rk322x-io-voltage-domain";
status = "okay";
vccio1-supply = <0x5c>;
vccio4-supply = <0x5c>;
vccio2-supply = <0x5d>;
};
ohci0@300a0000 {
compatible = "generic-ohci";
reg = <0x300a0000 0x20000>;
interrupts = <0x00 0x11 0x04>;
};
tsadc@11150000 {
tsadc-ht-reset-cru = <0x01>;
tsadc-ht-pull-gpio = <0x00>;
clocks = <0x4d 0x64 0x0f>;
clock-frequency = <0x8000>;
reset-names = "tsadc-apb";
pinctrl-names = "default";
compatible = "rockchip,rk322x-tsadc";
reg = <0x11150000 0x100>;
#io-channel-cells = <0x01>;
clock-names = "tsadc\0pclk_tsadc";
status = "okay";
io-channel-ranges;
resets = <0x8e 0x57>;
interrupts = <0x00 0x3a 0x04>;
tsadc-ht-temp = <0x78>;
pinctrl-0 = <0x8f>;
};
regulators {
#size-cells = <0x00>;
compatible = "simple-bus";
#address-cells = <0x01>;
regulator@0 {
compatible = "regulator-fixed";
regulator-always-on;
regulator-min-microvolt = <0x1b7740>;
phandle = <0x5d>;
regulator-max-microvolt = <0x1b7740>;
linux,phandle = <0x5d>;
regulator-name = "vccio_1v8";
};
regulator@1 {
compatible = "regulator-fixed";
regulator-always-on;
regulator-min-microvolt = <0x325aa0>;
phandle = <0x5c>;
regulator-max-microvolt = <0x325aa0>;
linux,phandle = <0x5c>;
regulator-name = "vccio_3v3";
};
};
chosen {
bootargs = "vmalloc=496M psci=enable rockchip_jtag console=ttyFIQ0 androidboot.selinux=disabled androidboot.hardware=rk30board androidboot.console=ttyFIQ0 init=/init mtdparts=rk29xxnand:0x00002000@0x00002000(uboot),0x00004000@0x00004000(trust),0x00002000@0x00008000(misc),0x00000800@0x0000A000(baseparamer),0x00007800@0x0000A800(resource),0x00006000@0x00012000(kernel),0x00006000@0x00018000(boot),0x00010000@0x0001E000(recovery),0x00020000@0x0002E000(backup),0x00080000@0x0004E000(cache),0x00008000@0x000CE000(metadata),0x00002000@0x000D6000(kpanic),0x00400000@0x000D8000(system),-@0x004D8000(userdata) storagemedia=emmc uboot_logo=0x02000000@0x9dc00000 loader.timestamp=2020-10-22_09:42:37 hdmi.vic=16 tve.format=-1 SecureBootCheckOk=0";
linux,initrd-end = <0x65d57d6c>;
linux,initrd-start = <0x65bf0000>;
};
rockchip_hdmi_i2s {
compatible = "rockchip-hdmi-i2s";
dais {
dai0 {
audio-controller = <0xbd>;
audio-codec = <0xbc>;
format = "i2s";
};
};
};
i2s1@100b0000 {
clocks = <0x15 0x4b 0x62 0x08>;
compatible = "rockchip-i2s";
dmas = <0x6a 0x0e 0x6a 0x0f>;
reg = <0x100b0000 0x1000>;
clock-names = "i2s_clk\0i2s_mclk\0i2s_hclk";
status = "okay";
#dma-cells = <0x02>;
phandle = <0xb9>;
linux,phandle = <0xb9>;
interrupts = <0x00 0x1b 0x04>;
dma-names = "tx\0rx";
i2s-id = <0x01>;
};
pinctrl {
rockchip,grf = <0x5b>;
#size-cells = <0x01>;
compatible = "rockchip,rk322x-pinctrl";
#address-cells = <0x01>;
ranges;
pcfg-pull-up {
phandle = <0xab>;
linux,phandle = <0xab>;
bias-pull-up;
};
pcfg-pull-none-drv-8ma {
phandle = <0xae>;
linux,phandle = <0xae>;
drive-strength = <0x08>;
};
pcfg-pull-down-drv-12ma {
bias-pull-down;
drive-strength = <0x0c>;
};
pcfg-pull-none {
phandle = <0xa9>;
linux,phandle = <0xa9>;
bias-disable;
};
i2c1 {
i2c1-gpio {
rockchip,pins = <0x00 0x02 0x00 0xa9 0x00 0x03 0x00 0xa9>;
phandle = <0x77>;
linux,phandle = <0x77>;
};
i2c1-sleep {
rockchip,pins = <0x00 0x02 0x00 0xaa 0x00 0x03 0x00 0xaa>;
phandle = <0x78>;
linux,phandle = <0x78>;
};
i2c1-xfer {
rockchip,pins = <0x00 0x02 0x01 0xa9 0x00 0x03 0x01 0xa9>;
phandle = <0x76>;
linux,phandle = <0x76>;
};
};
tsadc_pin {
tsadc-gpio {
rockchip,pins = <0x00 0x18 0x00 0xa9>;
phandle = <0x8f>;
linux,phandle = <0x8f>;
};
tsadc-int {
rockchip,pins = <0x00 0x18 0x02 0xa9>;
};
};
gmac {
phy-pins {
rockchip,pins = <0x02 0x0e 0x02 0xa9 0x02 0x08 0x02 0xa9>;
phandle = <0xa8>;
linux,phandle = <0xa8>;
};
rgmii-pins {
rockchip,pins = <0x02 0x0e 0x01 0xa9 0x02 0x0c 0x01 0xa9 0x02 0x19 0x01 0xa9 0x02 0x13 0x01 0xb0 0x02 0x12 0x01 0xb0 0x02 0x16 0x01 0xb0 0x02 0x17 0x01 0xb0 0x02 0x09 0x01 0xb0 0x02 0x0d 0x01 0xb0 0x02 0x11 0x01 0xa9 0x02 0x10 0x01 0xa9 0x02 0x15 0x02 0xa9 0x02 0x14 0x02 0xa9 0x02 0x0b 0x01 0xa9 0x02 0x08 0x01 0xa9>;
};
rmii-pins {
rockchip,pins = <0x02 0x0e 0x01 0xa9 0x02 0x0c 0x01 0xa9 0x02 0x19 0x01 0xa9 0x02 0x13 0x01 0xb0 0x02 0x12 0x01 0xb0 0x02 0x0d 0x01 0xb0 0x02 0x11 0x01 0xa9 0x02 0x10 0x01 0xa9 0x02 0x08 0x01 0xa9 0x02 0x0f 0x01 0xa9>;
};
};
uart0 {
uart0-rts-gpio {
rockchip,pins = <0x00 0x11 0x00 0xa9>;
};
uart0-xfer {
rockchip,pins = <0x02 0x1a 0x01 0xab 0x02 0x1b 0x01 0xa9>;
phandle = <0x6b>;
linux,phandle = <0x6b>;
};
uart0-rts {
rockchip,pins = <0x00 0x11 0x01 0xa9>;
phandle = <0x6d>;
linux,phandle = <0x6d>;
};
uart0-cts {
rockchip,pins = <0x02 0x1d 0x01 0xa9>;
phandle = <0x6c>;
linux,phandle = <0x6c>;
};
};
pwm2-1 {
pwm21-pin {
rockchip,pins = <0x01 0x0c 0x02 0xa9>;
phandle = <0x93>;
linux,phandle = <0x93>;
};
};
uart1-1 {
uart11-xfer {
rockchip,pins = <0x03 0x0e 0x01 0xab 0x03 0x0d 0x01 0xa9>;
phandle = <0x6f>;
linux,phandle = <0x6f>;
};
uart11-rts {
rockchip,pins = <0x03 0x06 0x01 0xa9>;
phandle = <0xb4>;
linux,phandle = <0xb4>;
};
uart11-rts-gpio {
rockchip,pins = <0x03 0x06 0x00 0xa9>;
phandle = <0xb5>;
linux,phandle = <0xb5>;
};
uart11-cts {
rockchip,pins = <0x03 0x07 0x01 0xa9>;
phandle = <0x70>;
linux,phandle = <0x70>;
};
};
pcfg-pull-up-drv-8ma {
phandle = <0xaf>;
linux,phandle = <0xaf>;
bias-pull-up;
drive-strength = <0x08>;
};
uart2-1 {
uart21-xfer {
rockchip,pins = <0x01 0x0a 0x02 0xab 0x01 0x09 0x02 0xa9>;
phandle = <0x5a>;
linux,phandle = <0x5a>;
};
};
i2c2 {
i2c2-xfer {
rockchip,pins = <0x02 0x15 0x01 0xa9 0x02 0x14 0x01 0xa9>;
phandle = <0x79>;
linux,phandle = <0x79>;
};
i2c2-gpio {
rockchip,pins = <0x02 0x15 0x00 0xa9 0x02 0x14 0x00 0xa9>;
phandle = <0x7a>;
linux,phandle = <0x7a>;
};
i2c2-sleep {
rockchip,pins = <0x02 0x15 0x00 0xaa 0x02 0x14 0x00 0xaa>;
phandle = <0x7b>;
linux,phandle = <0x7b>;
};
};
spi-1 {
spi1-clk {
rockchip,pins = <0x00 0x17 0x02 0xab>;
};
spi1-cs0 {
rockchip,pins = <0x02 0x02 0x02 0xab>;
};
spi1-rx {
rockchip,pins = <0x02 0x00 0x02 0xab>;
};
spi1-cs1 {
rockchip,pins = <0x02 0x03 0x02 0xab>;
};
spi1-tx {
rockchip,pins = <0x02 0x01 0x02 0xab>;
};
};
pwm1-0 {
pwm1-pin {
rockchip,pins = <0x00 0x1b 0x01 0xa9>;
};
};
pcfg-pull-none-drv-4ma {
phandle = <0xac>;
linux,phandle = <0xac>;
drive-strength = <0x04>;
};
i2s {
i2s-sleep {
rockchip,pins = <0x00 0x08 0x00 0xaa 0x00 0x09 0x00 0xaa 0x00 0x0b 0x00 0xaa 0x00 0x0c 0x00 0xaa 0x00 0x0e 0x00 0xaa 0x00 0x0d 0x00 0xaa 0x01 0x02 0x00 0xaa 0x01 0x04 0x00 0xaa 0x01 0x05 0x00 0xaa>;
};
i2s-sclk {
rockchip,pins = <0x00 0x09 0x01 0xa9>;
};
i2s-lrcktx {
rockchip,pins = <0x00 0x0c 0x01 0xa9>;
};
i2s-sdo1 {
rockchip,pins = <0x01 0x02 0x02 0xa9>;
};
i2s-lrckrx {
rockchip,pins = <0x00 0x0b 0x01 0xa9>;
};
i2s-sdo0 {
rockchip,pins = <0x00 0x0d 0x01 0xa9>;
};
i2s-sdo3 {
rockchip,pins = <0x01 0x05 0x02 0xa9>;
};
i2s-mclk {
rockchip,pins = <0x00 0x08 0x01 0xa9>;
};
i2s-sdo2 {
rockchip,pins = <0x01 0x04 0x02 0xa9>;
};
i2s-sdi {
rockchip,pins = <0x00 0x0e 0x01 0xa9>;
};
};
emmc-0 {
emmc-bus8 {
rockchip,pins = <0x01 0x18 0x02 0xaf 0x01 0x19 0x02 0xaf 0x01 0x1a 0x02 0xaf 0x01 0x1b 0x02 0xaf 0x01 0x1c 0x02 0xaf 0x01 0x1d 0x02 0xaf 0x01 0x1e 0x02 0xaf 0x01 0x1f 0x02 0xaf>;
};
emmc-pwren {
rockchip,pins = <0x02 0x05 0x02 0xa9>;
};
emmc_rstnout {
rockchip,pins = <0x01 0x17 0x02 0xa9>;
};
emmc-bus4 {
rockchip,pins = <0x01 0x18 0x02 0xaf 0x01 0x19 0x02 0xaf 0x01 0x1a 0x02 0xaf 0x01 0x1b 0x02 0xaf>;
};
emmc-clk {
rockchip,pins = <0x02 0x07 0x02 0xae>;
};
emmc-bus1 {
rockchip,pins = <0x01 0x18 0x02 0xaf>;
};
emmc-cmd {
rockchip,pins = <0x01 0x16 0x02 0xaf>;
};
};
gpio0@11110000 {
clocks = <0x64 0x09>;
gpio-controller;
compatible = "rockchip,gpio-bank";
interrupt-controller;
reg = <0x11110000 0x100>;
phandle = <0x75>;
linux,phandle = <0x75>;
#interrupt-cells = <0x02>;
interrupts = <0x00 0x33 0x04>;
#gpio-cells = <0x02>;
};
emmc-1 {
emmc1-bus8 {
rockchip,pins = <0x01 0x18 0x02 0xaf 0x01 0x19 0x02 0xaf 0x01 0x1a 0x02 0xaf 0x01 0x1b 0x02 0xaf 0x01 0x1c 0x02 0xaf 0x01 0x1d 0x02 0xaf 0x01 0x1e 0x02 0xaf 0x01 0x1f 0x02 0xaf>;
};
emmc1-bus4 {
rockchip,pins = <0x01 0x18 0x02 0xaf 0x01 0x19 0x02 0xaf 0x01 0x1a 0x02 0xaf 0x01 0x1b 0x02 0xaf>;
};
emmc1-clk {
rockchip,pins = <0x02 0x07 0x02 0xae>;
};
emmc1_rstnout {
rockchip,pins = <0x01 0x17 0x02 0xa9>;
};
emmc1-cmd {
rockchip,pins = <0x02 0x04 0x02 0xaf>;
};
emmc1-bus1 {
rockchip,pins = <0x01 0x18 0x02 0xaf>;
};
emmc1-pwren {
rockchip,pins = <0x02 0x05 0x02 0xa9>;
};
};
pcfg-output-high {
output-high;
};
spi-0 {
spi0-rx {
rockchip,pins = <0x00 0x0d 0x02 0xab>;
phandle = <0x82>;
linux,phandle = <0x82>;
};
spi0-cs0 {
rockchip,pins = <0x00 0x0e 0x02 0xab>;
phandle = <0x83>;
linux,phandle = <0x83>;
};
spi0-cs1 {
rockchip,pins = <0x01 0x0c 0x01 0xab>;
phandle = <0x84>;
linux,phandle = <0x84>;
};
spi0-clk {
rockchip,pins = <0x00 0x09 0x02 0xab>;
phandle = <0x80>;
linux,phandle = <0x80>;
};
spi0-tx {
rockchip,pins = <0x00 0x0b 0x02 0xab>;
phandle = <0x81>;
linux,phandle = <0x81>;
};
};
pcfg-pull-down {
bias-pull-down;
phandle = <0xb1>;
linux,phandle = <0xb1>;
};
spdif0 {
spdif0-tx {
rockchip,pins = <0x03 0x1b 0x01 0xa9>;
};
};
pwm1-1 {
pwm11-pin {
rockchip,pins = <0x00 0x1e 0x02 0xa9>;
phandle = <0x92>;
linux,phandle = <0x92>;
};
};
pwmir-0 {
pwmir-pin {
rockchip,pins = <0x03 0x1a 0x01 0xa9>;
};
};
pwm0-0 {
pwm0-pin {
rockchip,pins = <0x00 0x1a 0x01 0xa9>;
};
};
hdmi_pin {
hdmi-hpd {
rockchip,pins = <0x00 0x0f 0x01 0xb1>;
phandle = <0x99>;
linux,phandle = <0x99>;
};
hdmi-cec {
rockchip,pins = <0x00 0x14 0x01 0xa9>;
phandle = <0x97>;
linux,phandle = <0x97>;
};
};
gpio3@11140000 {
clocks = <0x64 0x0b>;
gpio-controller;
compatible = "rockchip,gpio-bank";
interrupt-controller;
reg = <0x11140000 0x100>;
phandle = <0xb3>;
linux,phandle = <0xb3>;
#interrupt-cells = <0x02>;
interrupts = <0x00 0x36 0x04>;
#gpio-cells = <0x02>;
};
pcfg-input-high {
input-enable;
phandle = <0xaa>;
linux,phandle = <0xaa>;
bias-pull-up;
};
gpio2@11130000 {
clocks = <0x64 0x0a>;
gpio-controller;
compatible = "rockchip,gpio-bank";
interrupt-controller;
reg = <0x11130000 0x100>;
phandle = <0x7c>;
linux,phandle = <0x7c>;
#interrupt-cells = <0x02>;
interrupts = <0x00 0x35 0x04>;
#gpio-cells = <0x02>;
};
gpio1@11120000 {
clocks = <0x64 0x09>;
gpio-controller;
compatible = "rockchip,gpio-bank";
interrupt-controller;
reg = <0x11120000 0x100>;
phandle = <0x8d>;
linux,phandle = <0x8d>;
#interrupt-cells = <0x02>;
interrupts = <0x00 0x34 0x04>;
#gpio-cells = <0x02>;
};
uart1-0 {
uart1-cts {
rockchip,pins = <0x01 0x08 0x01 0xa9>;
};
uart1-rts {
rockchip,pins = <0x01 0x0b 0x01 0xa9>;
};
uart1-rts-gpio {
rockchip,pins = <0x01 0x0b 0x00 0xa9>;
};
uart1-xfer {
rockchip,pins = <0x01 0x0a 0x01 0xab 0x01 0x09 0x01 0xa9>;
};
};
pwmir-1 {
pwmir1-pin {
rockchip,pins = <0x01 0x0b 0x02 0xa9>;
phandle = <0x94>;
linux,phandle = <0x94>;
};
};
uart2-0 {
uart2-rts {
rockchip,pins = <0x00 0x18 0x01 0xa9>;
};
uart2-cts {
rockchip,pins = <0x00 0x19 0x01 0xa9>;
};
uart2-xfer {
rockchip,pins = <0x01 0x12 0x02 0xab 0x01 0x13 0x02 0xa9>;
};
};
pcm {
pcm-tx {
rockchip,pins = <0x00 0x1b 0x02 0xa9>;
phandle = <0x87>;
linux,phandle = <0x87>;
};
pcm-sleep {
rockchip,pins = <0x00 0x1a 0x00 0xaa 0x00 0x1b 0x00 0xaa 0x03 0x0b 0x00 0xaa 0x03 0x0c 0x00 0xaa>;
phandle = <0x8a>;
linux,phandle = <0x8a>;
};
pcm-rx {
rockchip,pins = <0x00 0x1a 0x02 0xa9>;
phandle = <0x86>;
linux,phandle = <0x86>;
};
pcm-sync {
rockchip,pins = <0x03 0x0c 0x01 0xa9>;
phandle = <0x89>;
linux,phandle = <0x89>;
};
pcm-clk {
rockchip,pins = <0x03 0x0b 0x01 0xa9>;
phandle = <0x88>;
linux,phandle = <0x88>;
};
};
spdif1 {
spdif1-tx {
rockchip,pins = <0x03 0x1f 0x02 0xa9>;
phandle = <0x8c>;
linux,phandle = <0x8c>;
};
};
sdio-0 {
sdio-bus1 {
rockchip,pins = <0x01 0x01 0x01 0xad>;
};
sdio-bus4 {
rockchip,pins = <0x01 0x01 0x01 0xad 0x01 0x02 0x01 0xad 0x01 0x04 0x01 0xad 0x01 0x05 0x01 0xad>;
};
sdio-clk {
rockchip,pins = <0x01 0x00 0x01 0xac>;
};
sdio-pwren {
rockchip,pins = <0x00 0x1e 0x01 0xab>;
};
sdio-cmd {
rockchip,pins = <0x00 0x03 0x02 0xad>;
};
sdio-gpio {
rockchip,pins = <0x00 0x03 0x00 0xad 0x01 0x00 0x00 0xad 0x00 0x1e 0x00 0xad 0x01 0x01 0x00 0xad 0x01 0x02 0x00 0xad 0x01 0x03 0x00 0xad 0x01 0x04 0x00 0xad>;
};
};
pcfg-pull-up-drv-4ma {
phandle = <0xad>;
linux,phandle = <0xad>;
bias-pull-up;
drive-strength = <0x04>;
};
i2c3 {
i2c3-gpio {
rockchip,pins = <0x00 0x06 0x00 0xa9 0x00 0x07 0x00 0xa9>;
phandle = <0x7e>;
linux,phandle = <0x7e>;
};
i2c3-sleep {
rockchip,pins = <0x00 0x06 0x00 0xaa 0x00 0x07 0x00 0xaa>;
phandle = <0x7f>;
linux,phandle = <0x7f>;
};
i2c3-xfer {
rockchip,pins = <0x00 0x06 0x01 0xa9 0x00 0x07 0x01 0xa9>;
phandle = <0x7d>;
linux,phandle = <0x7d>;
};
};
pwm0-1 {
pwm01-pin {
rockchip,pins = <0x03 0x15 0x01 0xa9>;
phandle = <0x91>;
linux,phandle = <0x91>;
};
};
pcfg-pull-none-drv-12ma {
phandle = <0xb0>;
linux,phandle = <0xb0>;
drive-strength = <0x0c>;
};
i2c0 {
i2c0-gpio {
rockchip,pins = <0x00 0x00 0x00 0xa9 0x00 0x01 0x00 0xa9>;
phandle = <0x73>;
linux,phandle = <0x73>;
};
i2c0-xfer {
rockchip,pins = <0x00 0x00 0x01 0xa9 0x00 0x01 0x01 0xa9>;
phandle = <0x72>;
linux,phandle = <0x72>;
};
i2c0-sleep {
rockchip,pins = <0x00 0x00 0x00 0xaa 0x00 0x01 0x00 0xaa>;
phandle = <0x74>;
linux,phandle = <0x74>;
};
};
pcfg-output-low {
output-low;
};
sdio-1 {
sdio1-cmd {
rockchip,pins = <0x03 0x01 0x01 0xad>;
phandle = <0xa0>;
linux,phandle = <0xa0>;
};
sdio1-bus1 {
rockchip,pins = <0x03 0x02 0x01 0xad>;
};
sdio1-gpio {
rockchip,pins = <0x03 0x03 0x00 0xad 0x03 0x00 0x00 0xad 0x03 0x01 0x00 0xad 0x03 0x02 0x00 0xad 0x03 0x03 0x00 0xad 0x03 0x04 0x00 0xad>;
phandle = <0xa3>;
linux,phandle = <0xa3>;
};
sdio1-clk {
rockchip,pins = <0x03 0x00 0x01 0xac>;
phandle = <0xa1>;
linux,phandle = <0xa1>;
};
sdio1-bus4 {
rockchip,pins = <0x03 0x02 0x01 0xad 0x03 0x03 0x01 0xad 0x03 0x04 0x01 0xad 0x03 0x05 0x01 0xad>;
phandle = <0xa2>;
linux,phandle = <0xa2>;
};
};
sdmmc {
sdmmc-bus4 {
rockchip,pins = <0x01 0x12 0x01 0xad 0x01 0x13 0x01 0xad 0x01 0x14 0x01 0xad 0x01 0x15 0x01 0xad>;
phandle = <0x9d>;
linux,phandle = <0x9d>;
};
sdmmc-bus1 {
rockchip,pins = <0x01 0x12 0x01 0xad>;
};
sdmmc-pwren {
rockchip,pins = <0x01 0x0e 0x01 0xad>;
phandle = <0x9e>;
linux,phandle = <0x9e>;
};
sdmmc-dectn {
rockchip,pins = <0x01 0x11 0x01 0xad>;
phandle = <0x9c>;
linux,phandle = <0x9c>;
};
sdmmc-cmd {
rockchip,pins = <0x01 0x0f 0x01 0xad>;
phandle = <0x9b>;
linux,phandle = <0x9b>;
};
sdmmc-gpio {
rockchip,pins = <0x01 0x10 0x00 0xad 0x01 0x0f 0x00 0xad 0x01 0x11 0x00 0xad 0x01 0x07 0x00 0xad 0x01 0x0e 0x00 0xad 0x01 0x12 0x00 0xad 0x01 0x13 0x00 0xad 0x01 0x14 0x00 0xad 0x01 0x15 0x00 0xad>;
phandle = <0x9f>;
linux,phandle = <0x9f>;
};
sdmmc-wrprt {
rockchip,pins = <0x01 0x07 0x01 0xad>;
};
sdmmc-clk {
rockchip,pins = <0x01 0x10 0x01 0xac>;
phandle = <0x9a>;
linux,phandle = <0x9a>;
};
};
pwm2-0 {
pwm2-pin {
rockchip,pins = <0x00 0x1c 0x01 0xa9>;
};
};
hdmi_i2c {
hdmii2c-xfer {
rockchip,pins = <0x00 0x06 0x02 0xa9 0x00 0x07 0x02 0xa9>;
phandle = <0x98>;
linux,phandle = <0x98>;
};
};
};
pwm@110b0030 {
clocks = <0x64 0x07>;
remote_pwm_id = <0x03>;
pinctrl-names = "default";
compatible = "rockchip,remotectl-pwm";
reg = <0x110b0030 0x10>;
#pwm-cells = <0x02>;
clock-names = "pclk_pwm";
status = "okay";
handle_cpu_id = <0x01>;
interrupts = <0x00 0x32 0x04>;
pinctrl-0 = <0x94>;
ir_key2 {
rockchip,key_table = <0xf9 0xac 0xbf 0x9e 0xfb 0x8b 0xaa 0xe8 0xb9 0x67 0xe9 0x6c 0xb8 0x69 0xea 0x6a 0xeb 0x72 0xef 0x73 0xf7 0x71 0xe7 0x74 0xfc 0x74 0xa9 0x72 0xa8 0x72 0xe0 0x72 0xa5 0x72 0xab 0xb7 0xb7 0x184 0xf8 0xb8 0xaf 0xb9 0xed 0x72 0xee 0xba 0xb3 0x72 0xf1 0x72 0xf2 0x72 0xf3 0xd9 0xb4 0x72 0xbe 0xd9>;
rockchip,usercode = <0xff00>;
};
ir_key5 {
rockchip,key_table = <0xbf 0x74>;
rockchip,usercode = <0xfe01>;
};
ir_key3 {
rockchip,key_table = <0xff 0x74 0xf3 0x71 0xfd 0x72 0xf9 0xa5 0xf5 0xa3 0xe9 0xa4 0xf1 0x73 0xfc 0xac 0xf0 0x9e 0xee 0x1c 0xf8 0x67 0xbb 0x6c 0xef 0x69 0xed 0x6a 0xbf 0x8b 0xbe 0x02 0xba 0x03 0xb2 0x04 0xbd 0x05 0xb9 0x06 0xb1 0x07 0xbc 0x08 0xb8 0x09 0xb0 0x0a 0xb6 0x0b 0xb5 0x0e 0xfe 0x3b 0xfa 0x3c 0xf6 0x3d 0xf2 0x3e 0xb7 0x40 0xb3 0x184>;
rockchip,usercode = <0x1dcc>;
};
ir_key1 {
rockchip,key_table = <0xf2 0xe8 0xba 0x9e 0xf4 0x67 0xf1 0x6c 0xef 0x69 0xee 0x6a 0xbd 0xac 0xea 0x73 0xe3 0x72 0xe2 0xd9 0xb2 0x74 0xbc 0x71 0xec 0x8b 0xbf 0x190 0xe0 0x191 0xe1 0x192 0xe9 0xb7 0xe6 0xf8 0xe8 0xb9 0xe7 0xba 0xf0 0x184 0xbe 0x175>;
rockchip,usercode = <0x4040>;
};
ir_key4 {
rockchip,key_table = <0xec 0x1c 0xe6 0x9e 0xe9 0x67 0xe5 0x6c 0xae 0x69 0xaf 0x6a 0xee 0xac 0xe7 0x73 0xef 0x72 0xbf 0x74 0xbe 0x71 0xb3 0x8b 0xbd 0x0e 0xbc 0x3b 0xf0 0x3e 0xff 0x184 0xb1 0x02 0xf2 0x03 0xf3 0x04 0xb5 0x05 0xf6 0x06 0xf7 0x07 0xb9 0x08 0xfa 0x09 0xfb 0x0a 0xb4 0xb2 0xb0 0xb3 0xfd 0xb7 0xdb 0xb4 0xd9 0xb5 0xf8 0xb6 0xfe 0x0b>;
rockchip,usercode = <0xfe01>;
};
};
crypto@100a0000 {
clocks = <0x35 0x62 0x0c 0x62 0x0b>;
interrupt-names = "irq_crypto";
compatible = "rockchip-crypto";
reg = <0x100a0000 0x10000>;
clock-names = "clk_crypto\0hclk_crypto\0aclk_crypto";
status = "disabled";
interrupts = <0x00 0x1e 0x04>;
};
spdif@100d0000 {
clocks = <0x8b 0x62 0x0a>;
pinctrl-names = "default";
compatible = "rockchip-spdif";
dmas = <0x6a 0x0a>;
reg = <0x100d0000 0x1000>;
clock-names = "spdif_mclk\0spdif_hclk";
status = "okay";
#dma-cells = <0x01>;
phandle = <0xbb>;
linux,phandle = <0xbb>;
interrupts = <0x00 0x1d 0x04>;
dma-names = "tx";
pinctrl-0 = <0x8c>;
};
vop_mmu {
dbgname = "vop";
interrupt-names = "vop_mmu";
compatible = "rockchip,vop_mmu";
reg = <0x20053f00 0x100>;
interrupts = <0x00 0x20 0x04>;
};
vpu_service@20020000 {
rockchip,grf = <0x5b>;
clocks = <0x04 0x95>;
reset-names = "video_h\0video_a";
interrupt-names = "irq_dec\0irq_enc";
iommu_enabled = <0x01>;
compatible = "vpu_service";
reg = <0x20020000 0x800>;
clock-names = "aclk_vcodec\0hclk_vcodec";
dev_mode = <0x00>;
status = "okay";
resets = <0x8e 0x71 0x8e 0x70>;
interrupts = <0x00 0x09 0x04 0x00 0x0b 0x04>;
};
gpu {
interrupt-names = "Mali_GP_IRQ\0Mali_GP_MMU_IRQ\0Mali_PP0_IRQ\0Mali_PP0_MMU_IRQ\0Mali_PP1_IRQ\0Mali_PP1_MMU_IRQ";
compatible = "arm,mali400";
reg = <0x20001000 0x200 0x20000000 0x100 0x20003000 0x100 0x20008000 0x1100 0x20004000 0x100 0x2000a000 0x1100 0x20005000 0x100>;
interrupts = <0x00 0x06 0x04 0x00 0x05 0x04 0x00 0x04 0x04 0x00 0x05 0x04 0x00 0x04 0x04 0x00 0x05 0x04>;
reg-names = "Mali_L2\0Mali_GP\0Mali_GP_MMU\0Mali_PP0\0Mali_PP0_MMU\0Mali_PP1\0Mali_PP1_MMU";
};
syscon@11200000 {
compatible = "rockchip,rk322x-ddrpctl\0syscon";
reg = <0x11200000 0x400>;
};
codec@12010000 {
clocks = <0x63 0x05>;
compatible = "rockchip,rk322x-codec";
reg = <0x12010000 0x1000>;
clock-names = "g_pclk_acodec";
status = "okay";
phandle = <0xb8>;
spk_ctl_io = <0x8d 0x03 0x00>;
linux,phandle = <0xb8>;
spk_depop_time = <0x64>;
};
};
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment