Skip to content

Instantly share code, notes, and snippets.

@benpye
Created September 10, 2017 23:06
Show Gist options
  • Save benpye/2509d1dd0ebcedcc55b761b9c824a6b1 to your computer and use it in GitHub Desktop.
Save benpye/2509d1dd0ebcedcc55b761b9c824a6b1 to your computer and use it in GitHub Desktop.
SectionVendorTokens."skl_tokens" {
SKL_TKN_UUID "1"
SKL_TKN_U8_NUM_BLOCKS "2"
SKL_TKN_U8_BLOCK_TYPE "3"
SKL_TKN_U8_IN_PIN_TYPE "4"
SKL_TKN_U8_OUT_PIN_TYPE "5"
SKL_TKN_U8_DYN_IN_PIN "6"
SKL_TKN_U8_DYN_OUT_PIN "7"
SKL_TKN_U8_IN_QUEUE_COUNT "8"
SKL_TKN_U8_OUT_QUEUE_COUNT "9"
SKL_TKN_U8_TIME_SLOT "10"
SKL_TKN_U8_CORE_ID "11"
SKL_TKN_U8_MODULE_TYPE "12"
SKL_TKN_U8_CONN_TYPE "13"
SKL_TKN_U8_DEV_TYPE "14"
SKL_TKN_U8_HW_CONN_TYPE "15"
SKL_TKN_U16_MOD_INST_ID "16"
SKL_TKN_U16_BLOCK_SIZE "17"
SKL_TKN_U32_MAX_MCPS "18"
SKL_TKN_U32_MEM_PAGES "19"
SKL_TKN_U32_OBS "20"
SKL_TKN_U32_IBS "21"
SKL_TKN_U32_VBUS_ID "22"
SKL_TKN_U32_PARAMS_FIXUP "23"
SKL_TKN_U32_CONVERTER "24"
SKL_TKN_U32_PIPE_ID "25"
SKL_TKN_U32_PIPE_CONN_TYPE "26"
SKL_TKN_U32_PIPE_PRIORITY "27"
SKL_TKN_U32_PIPE_MEM_PGS "28"
SKL_TKN_U32_DIR_PIN_COUNT "29"
SKL_TKN_U32_FMT_CH "30"
SKL_TKN_U32_FMT_FREQ "31"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "33"
SKL_TKN_U32_FMT_CH_CONFIG "34"
SKL_TKN_U32_FMT_INTERLEAVE "35"
SKL_TKN_U32_FMT_SAMPLE_TYPE "36"
SKL_TKN_U32_FMT_CH_MAP "37"
SKL_TKN_U32_PIN_MOD_ID "38"
SKL_TKN_U32_PIN_INST_ID "39"
SKL_TKN_U32_MOD_SET_PARAMS "40"
SKL_TKN_U32_MOD_PARAM_ID "41"
SKL_TKN_U32_CAPS_SET_PARAMS "42"
SKL_TKN_U32_CAPS_PARAMS_ID "43"
SKL_TKN_U32_CAPS_SIZE "44"
}
SectionVendorTuples."media0_in cpr 0 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."media0_in cpr 0_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."media0_in cpr 0" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "1"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "5"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "0"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "1"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."media0_in mi num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."media0_in mi_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "412"
}
}
SectionVendorTuples."media0_in mi" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "178, 110, 101, 57, 113, 59,
73, 64, 141, 63, 249, 44, 213, 196, 60, 9"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "1"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "0"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "0"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "1"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."media0_out mo num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."media0_out mo_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "1084"
}
}
SectionVendorTuples."media0_out mo" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "90, 80, 86, 60, 215, 36,
143, 65, 189, 220, 193, 245, 163, 172, 42, 224"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "8"
SKL_TKN_U8_OUT_QUEUE_COUNT "1"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "0"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "2"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "2"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "16"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_2" {
SKL_TKN_U32_DIR_PIN_COUNT "32"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_3" {
SKL_TKN_U32_DIR_PIN_COUNT "48"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_4" {
SKL_TKN_U32_DIR_PIN_COUNT "64"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_5" {
SKL_TKN_U32_DIR_PIN_COUNT "80"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_6" {
SKL_TKN_U32_DIR_PIN_COUNT "96"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_7" {
SKL_TKN_U32_DIR_PIN_COUNT "112"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "16"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_2" {
SKL_TKN_U32_DIR_PIN_COUNT "32"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_3" {
SKL_TKN_U32_DIR_PIN_COUNT "48"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_4" {
SKL_TKN_U32_DIR_PIN_COUNT "64"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_5" {
SKL_TKN_U32_DIR_PIN_COUNT "80"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_6" {
SKL_TKN_U32_DIR_PIN_COUNT "96"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_7" {
SKL_TKN_U32_DIR_PIN_COUNT "112"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."media0_out cpr 6 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."media0_out cpr 6_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."media0_out cpr 6" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "5"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "6"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "2"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."codec0_out mo num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."codec0_out mo_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "1084"
}
}
SectionVendorTuples."codec0_out mo" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "90, 80, 86, 60, 215, 36,
143, 65, 189, 220, 193, 245, 163, 172, 42, 224"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "8"
SKL_TKN_U8_OUT_QUEUE_COUNT "1"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "0"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "0"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "3"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "4"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "16"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_2" {
SKL_TKN_U32_DIR_PIN_COUNT "32"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_3" {
SKL_TKN_U32_DIR_PIN_COUNT "48"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_4" {
SKL_TKN_U32_DIR_PIN_COUNT "64"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_5" {
SKL_TKN_U32_DIR_PIN_COUNT "80"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_6" {
SKL_TKN_U32_DIR_PIN_COUNT "96"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_7" {
SKL_TKN_U32_DIR_PIN_COUNT "112"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "16"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_2" {
SKL_TKN_U32_DIR_PIN_COUNT "32"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_3" {
SKL_TKN_U32_DIR_PIN_COUNT "48"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_4" {
SKL_TKN_U32_DIR_PIN_COUNT "64"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_5" {
SKL_TKN_U32_DIR_PIN_COUNT "80"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_6" {
SKL_TKN_U32_DIR_PIN_COUNT "96"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_7" {
SKL_TKN_U32_DIR_PIN_COUNT "112"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."codec0_out cpr 4 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."codec0_out cpr 4_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."codec0_out cpr 4" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "2"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "2"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "4"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0x0"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "3"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "4"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."codec0_lp_in cpr 14 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."codec0_lp_in cpr 14_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."codec0_lp_in cpr 14" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "2"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "14"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "768"
SKL_TKN_U32_IBS "768"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "13"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "4"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffff3210"
SKL_TKN_U32_FMT_CH_CONFIG "0x4"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "4"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffff3210"
SKL_TKN_U32_FMT_CH_CONFIG "0x4"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "4"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffff3210"
SKL_TKN_U32_FMT_CH_CONFIG "0x4"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."codec1_out mo num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."codec1_out mo_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "1084"
}
}
SectionVendorTuples."codec1_out mo" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "90, 80, 86, 60, 215, 36,
143, 65, 189, 220, 193, 245, 163, 172, 42, 224"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "8"
SKL_TKN_U8_OUT_QUEUE_COUNT "1"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "0"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "1"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "4"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "16"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_2" {
SKL_TKN_U32_DIR_PIN_COUNT "32"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_3" {
SKL_TKN_U32_DIR_PIN_COUNT "48"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_4" {
SKL_TKN_U32_DIR_PIN_COUNT "64"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_5" {
SKL_TKN_U32_DIR_PIN_COUNT "80"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_6" {
SKL_TKN_U32_DIR_PIN_COUNT "96"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_fmt_7" {
SKL_TKN_U32_DIR_PIN_COUNT "112"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "16"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_2" {
SKL_TKN_U32_DIR_PIN_COUNT "32"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_3" {
SKL_TKN_U32_DIR_PIN_COUNT "48"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_4" {
SKL_TKN_U32_DIR_PIN_COUNT "64"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_5" {
SKL_TKN_U32_DIR_PIN_COUNT "80"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_6" {
SKL_TKN_U32_DIR_PIN_COUNT "96"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.in_pin_7" {
SKL_TKN_U32_DIR_PIN_COUNT "112"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."codec1_out cpr 5 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."codec1_out cpr 5_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."codec1_out cpr 5" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "2"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "2"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "2"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "5"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0x1"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "4"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."codec0_in cpr 1 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."codec0_in cpr 1_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."codec0_in cpr 1" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "2"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "2"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "1"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0x1"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "5"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."codec0_in mi num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."codec0_in mi_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "412"
}
}
SectionVendorTuples."codec0_in mi" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "178, 110, 101, 57, 113, 59,
73, 64, 141, 63, 249, 44, 213, 196, 60, 9"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "1"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "0"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "1"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "5"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."dmic01_hifi_in cpr 3 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."dmic01_hifi_in cpr 3_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."dmic01_hifi_in cpr 3" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "2"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "1"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "3"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0x0"
SKL_TKN_U32_PARAMS_FIXUP "4"
SKL_TKN_U32_CONVERTER "4"
SKL_TKN_U32_PIPE_ID "6"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."dmic01_hifi_in mi num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."dmic01_hifi_in mi_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "412"
}
}
SectionVendorTuples."dmic01_hifi_in mi" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "178, 110, 101, 57, 113, 59,
73, 64, 141, 63, 249, 44, 213, 196, 60, 9"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "1"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "0"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "3"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "6"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."hdmi1_pt_out cpr 7 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."hdmi1_pt_out cpr 7_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."hdmi1_pt_out cpr 7" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "1"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "5"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "7"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "7"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "7"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."hdmi1_pt_out cpr 8 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."hdmi1_pt_out cpr 8_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."hdmi1_pt_out cpr 8" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "1"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "4"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "8"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "7"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "7"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."kpd_in cpr 9 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."kpd_in cpr 9_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."kpd_in cpr 9" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "1"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "2"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "1"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "9"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "2999"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "64"
SKL_TKN_U32_IBS "64"
SKL_TKN_U32_VBUS_ID "0x0"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "8"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "5"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."kpd_in mic_select 0 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."kpd_in mic_select 0_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "412"
}
}
SectionVendorTuples."kpd_in mic_select 0" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "193, 146, 254, 50, 23, 30,
194, 79, 151, 88, 199, 243, 84, 46, 152, 10"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "1"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "1"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "5"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "0"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "965"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "32"
SKL_TKN_U32_IBS "64"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "8"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "5"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."kpd_in kpb 0 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."kpd_in kpb 0_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."kpd_in kpb 0" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "50, 203, 160, 168, 119, 74,
177, 77, 133, 199, 83, 215, 238, 7, 188, 230"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "0"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "5"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "0"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "409"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "32"
SKL_TKN_U32_IBS "32"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "8"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "5"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "3"
SKL_TKN_U32_PIN_INST_ID "12"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "3"
SKL_TKN_U32_PIN_INST_ID "10"
}
}
SectionVendorTuples."media2_out cpr 10 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."media2_out cpr 10_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."media2_out cpr 10" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "0"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "10"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "2000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "32"
SKL_TKN_U32_IBS "32"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "9"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "7"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."media2_out cpr 11 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."media2_out cpr 11_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."media2_out cpr 11" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "0"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "5"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "11"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "2999"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "32"
SKL_TKN_U32_IBS "32"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "9"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."hwd_in cpr 12 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."hwd_in cpr 12_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."hwd_in cpr 12" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "2"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "6"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "12"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "2000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "32"
SKL_TKN_U32_IBS "32"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "0"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "10"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "5"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "1"
SKL_TKN_U32_FMT_FREQ "16000"
SKL_TKN_U32_FMT_BIT_DEPTH "16"
SKL_TKN_U32_FMT_SAMPLE_SIZE "16"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xfffffff0"
SKL_TKN_U32_FMT_CH_CONFIG "0x0"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."mch_cap_in cpr 15 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."mch_cap_in cpr 15_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."mch_cap_in cpr 15" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "2"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "1"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "15"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "200000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0x0"
SKL_TKN_U32_PARAMS_FIXUP "4"
SKL_TKN_U32_CONVERTER "1"
SKL_TKN_U32_PIPE_ID "11"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."mch_cap_in cpr 16 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."mch_cap_in cpr 16_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."mch_cap_in cpr 16" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "2"
SKL_TKN_U8_HW_CONN_TYPE "2"
SKL_TKN_U8_DEV_TYPE "5"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "16"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "4"
SKL_TKN_U32_CONVERTER "1"
SKL_TKN_U32_PIPE_ID "11"
SKL_TKN_U32_PIPE_CONN_TYPE "2"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."hdmi2_pt_out cpr 17 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."hdmi2_pt_out cpr 17_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."hdmi2_pt_out cpr 17" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "1"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "5"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "17"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "7"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "12"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "32"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionVendorTuples."hdmi2_pt_out cpr 18 num_desc" {
tokens "skl_tokens"
tuples."byte.u8_num_blocks" {
SKL_TKN_U8_NUM_BLOCKS "1"
}
}
SectionVendorTuples."hdmi2_pt_out cpr 18_size_desc" {
tokens "skl_tokens"
tuples."byte.u8_block_type"{
SKL_TKN_U8_BLOCK_TYPE "0"
}
tuples."short.u16_size_desc"{
SKL_TKN_U16_BLOCK_SIZE "508"
}
}
SectionVendorTuples."hdmi2_pt_out cpr 18" {
tokens "skl_tokens"
tuples."uuid" {
SKL_TKN_UUID "131, 12, 160, 155, 18, 202,
131, 74, 148, 60, 31, 162, 232, 47, 157, 218"
}
tuples."byte.u8_data" {
SKL_TKN_U8_IN_PIN_TYPE "0"
SKL_TKN_U8_OUT_PIN_TYPE "0"
SKL_TKN_U8_IN_QUEUE_COUNT "1"
SKL_TKN_U8_OUT_QUEUE_COUNT "2"
SKL_TKN_U8_DYN_IN_PIN "1"
SKL_TKN_U8_DYN_OUT_PIN "1"
SKL_TKN_U8_TIME_SLOT "0"
SKL_TKN_U8_CORE_ID "0"
SKL_TKN_U8_MODULE_TYPE "1"
SKL_TKN_U8_CONN_TYPE "1"
SKL_TKN_U8_HW_CONN_TYPE "1"
SKL_TKN_U8_DEV_TYPE "4"
}
tuples."short.u16_data" {
SKL_TKN_U16_MOD_INST_ID "18"
}
tuples."word.u32_data" {
SKL_TKN_U32_MAX_MCPS "100000"
SKL_TKN_U32_MEM_PAGES "0"
SKL_TKN_U32_OBS "384"
SKL_TKN_U32_IBS "384"
SKL_TKN_U32_VBUS_ID "0xffffffff"
SKL_TKN_U32_PARAMS_FIXUP "7"
SKL_TKN_U32_CONVERTER "0"
SKL_TKN_U32_PIPE_ID "12"
SKL_TKN_U32_PIPE_CONN_TYPE "1"
SKL_TKN_U32_PIPE_PRIORITY "0"
SKL_TKN_U32_PIPE_MEM_PGS "2"
SKL_TKN_U32_CAPS_SIZE "0"
}
tuples."word.in_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.out_fmt_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_FMT_CH "2"
SKL_TKN_U32_FMT_FREQ "48000"
SKL_TKN_U32_FMT_BIT_DEPTH "32"
SKL_TKN_U32_FMT_SAMPLE_SIZE "24"
SKL_TKN_U32_FMT_INTERLEAVE "0"
SKL_TKN_U32_FMT_SAMPLE_TYPE "0"
SKL_TKN_U32_FMT_CH_MAP "0xffffff10"
SKL_TKN_U32_FMT_CH_CONFIG "0x1"
}
tuples."word.in_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "0"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_0" {
SKL_TKN_U32_DIR_PIN_COUNT "1"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
tuples."word.out_pin_1" {
SKL_TKN_U32_DIR_PIN_COUNT "17"
SKL_TKN_U32_PIN_MOD_ID "0"
SKL_TKN_U32_PIN_INST_ID "0"
}
}
SectionData."media0_in cpr 0 num_desc" {
tuples "media0_in cpr 0 num_desc"
}
SectionData."media0_in cpr 0_size_desc" {
tuples "media0_in cpr 0_size_desc"
}
SectionData."media0_in cpr 0" {
tuples "media0_in cpr 0"
}
SectionData."media0_in mi num_desc" {
tuples "media0_in mi num_desc"
}
SectionData."media0_in mi_size_desc" {
tuples "media0_in mi_size_desc"
}
SectionData."media0_in mi" {
tuples "media0_in mi"
}
SectionData."media0_out mo num_desc" {
tuples "media0_out mo num_desc"
}
SectionData."media0_out mo_size_desc" {
tuples "media0_out mo_size_desc"
}
SectionData."media0_out mo" {
tuples "media0_out mo"
}
SectionData."media0_out cpr 6 num_desc" {
tuples "media0_out cpr 6 num_desc"
}
SectionData."media0_out cpr 6_size_desc" {
tuples "media0_out cpr 6_size_desc"
}
SectionData."media0_out cpr 6" {
tuples "media0_out cpr 6"
}
SectionData."codec0_out mo num_desc" {
tuples "codec0_out mo num_desc"
}
SectionData."codec0_out mo_size_desc" {
tuples "codec0_out mo_size_desc"
}
SectionData."codec0_out mo" {
tuples "codec0_out mo"
}
SectionData."codec0_out cpr 4 num_desc" {
tuples "codec0_out cpr 4 num_desc"
}
SectionData."codec0_out cpr 4_size_desc" {
tuples "codec0_out cpr 4_size_desc"
}
SectionData."codec0_out cpr 4" {
tuples "codec0_out cpr 4"
}
SectionData."codec0_lp_in cpr 14 num_desc" {
tuples "codec0_lp_in cpr 14 num_desc"
}
SectionData."codec0_lp_in cpr 14_size_desc" {
tuples "codec0_lp_in cpr 14_size_desc"
}
SectionData."codec0_lp_in cpr 14" {
tuples "codec0_lp_in cpr 14"
}
SectionData."codec1_out mo num_desc" {
tuples "codec1_out mo num_desc"
}
SectionData."codec1_out mo_size_desc" {
tuples "codec1_out mo_size_desc"
}
SectionData."codec1_out mo" {
tuples "codec1_out mo"
}
SectionData."codec1_out cpr 5 num_desc" {
tuples "codec1_out cpr 5 num_desc"
}
SectionData."codec1_out cpr 5_size_desc" {
tuples "codec1_out cpr 5_size_desc"
}
SectionData."codec1_out cpr 5" {
tuples "codec1_out cpr 5"
}
SectionData."codec0_in cpr 1 num_desc" {
tuples "codec0_in cpr 1 num_desc"
}
SectionData."codec0_in cpr 1_size_desc" {
tuples "codec0_in cpr 1_size_desc"
}
SectionData."codec0_in cpr 1" {
tuples "codec0_in cpr 1"
}
SectionData."codec0_in mi num_desc" {
tuples "codec0_in mi num_desc"
}
SectionData."codec0_in mi_size_desc" {
tuples "codec0_in mi_size_desc"
}
SectionData."codec0_in mi" {
tuples "codec0_in mi"
}
SectionData."dmic01_hifi_in cpr 3 num_desc" {
tuples "dmic01_hifi_in cpr 3 num_desc"
}
SectionData."dmic01_hifi_in cpr 3_size_desc" {
tuples "dmic01_hifi_in cpr 3_size_desc"
}
SectionData."dmic01_hifi_in cpr 3" {
tuples "dmic01_hifi_in cpr 3"
}
SectionData."dmic01_hifi_in mi num_desc" {
tuples "dmic01_hifi_in mi num_desc"
}
SectionData."dmic01_hifi_in mi_size_desc" {
tuples "dmic01_hifi_in mi_size_desc"
}
SectionData."dmic01_hifi_in mi" {
tuples "dmic01_hifi_in mi"
}
SectionData."hdmi1_pt_out cpr 7 num_desc" {
tuples "hdmi1_pt_out cpr 7 num_desc"
}
SectionData."hdmi1_pt_out cpr 7_size_desc" {
tuples "hdmi1_pt_out cpr 7_size_desc"
}
SectionData."hdmi1_pt_out cpr 7" {
tuples "hdmi1_pt_out cpr 7"
}
SectionData."hdmi1_pt_out cpr 8 num_desc" {
tuples "hdmi1_pt_out cpr 8 num_desc"
}
SectionData."hdmi1_pt_out cpr 8_size_desc" {
tuples "hdmi1_pt_out cpr 8_size_desc"
}
SectionData."hdmi1_pt_out cpr 8" {
tuples "hdmi1_pt_out cpr 8"
}
SectionData."kpd_in cpr 9 num_desc" {
tuples "kpd_in cpr 9 num_desc"
}
SectionData."kpd_in cpr 9_size_desc" {
tuples "kpd_in cpr 9_size_desc"
}
SectionData."kpd_in cpr 9" {
tuples "kpd_in cpr 9"
}
SectionData."kpd_in mic_select 0 num_desc" {
tuples "kpd_in mic_select 0 num_desc"
}
SectionData."kpd_in mic_select 0_size_desc" {
tuples "kpd_in mic_select 0_size_desc"
}
SectionData."kpd_in mic_select 0" {
tuples "kpd_in mic_select 0"
}
SectionData."kpd_in kpb 0 num_desc" {
tuples "kpd_in kpb 0 num_desc"
}
SectionData."kpd_in kpb 0_size_desc" {
tuples "kpd_in kpb 0_size_desc"
}
SectionData."kpd_in kpb 0" {
tuples "kpd_in kpb 0"
}
SectionData."media2_out cpr 10 num_desc" {
tuples "media2_out cpr 10 num_desc"
}
SectionData."media2_out cpr 10_size_desc" {
tuples "media2_out cpr 10_size_desc"
}
SectionData."media2_out cpr 10" {
tuples "media2_out cpr 10"
}
SectionData."media2_out cpr 11 num_desc" {
tuples "media2_out cpr 11 num_desc"
}
SectionData."media2_out cpr 11_size_desc" {
tuples "media2_out cpr 11_size_desc"
}
SectionData."media2_out cpr 11" {
tuples "media2_out cpr 11"
}
SectionData."hwd_in cpr 12 num_desc" {
tuples "hwd_in cpr 12 num_desc"
}
SectionData."hwd_in cpr 12_size_desc" {
tuples "hwd_in cpr 12_size_desc"
}
SectionData."hwd_in cpr 12" {
tuples "hwd_in cpr 12"
}
SectionData."mch_cap_in cpr 15 num_desc" {
tuples "mch_cap_in cpr 15 num_desc"
}
SectionData."mch_cap_in cpr 15_size_desc" {
tuples "mch_cap_in cpr 15_size_desc"
}
SectionData."mch_cap_in cpr 15" {
tuples "mch_cap_in cpr 15"
}
SectionData."mch_cap_in cpr 16 num_desc" {
tuples "mch_cap_in cpr 16 num_desc"
}
SectionData."mch_cap_in cpr 16_size_desc" {
tuples "mch_cap_in cpr 16_size_desc"
}
SectionData."mch_cap_in cpr 16" {
tuples "mch_cap_in cpr 16"
}
SectionData."hdmi2_pt_out cpr 17 num_desc" {
tuples "hdmi2_pt_out cpr 17 num_desc"
}
SectionData."hdmi2_pt_out cpr 17_size_desc" {
tuples "hdmi2_pt_out cpr 17_size_desc"
}
SectionData."hdmi2_pt_out cpr 17" {
tuples "hdmi2_pt_out cpr 17"
}
SectionData."hdmi2_pt_out cpr 18 num_desc" {
tuples "hdmi2_pt_out cpr 18 num_desc"
}
SectionData."hdmi2_pt_out cpr 18_size_desc" {
tuples "hdmi2_pt_out cpr 18_size_desc"
}
SectionData."hdmi2_pt_out cpr 18" {
tuples "hdmi2_pt_out cpr 18"
}
SectionControlMixer."media0_in mi Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionControlMixer."codec0_in mi Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionControlMixer."dmic01_hifi_in mi Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionControlMixer."media0_in mi Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionControlMixer."codec0_in mi Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionControlMixer."dmic01_hifi_in mi Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionControlMixer."Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionControlMixer."media0_in mi Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionControlMixer."codec0_in mi Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionControlMixer."dmic01_hifi_in mi Switch" {
index"0"
invert "false"
max "1"
min"0"
no_pm "true"
channel."fl" {
reg "-1"
shift "0"
}
channel."fr" {
reg "-1"
shift "0"
}
ops."ctl" {
get "64"
put "64"
info "64"
}
}
SectionWidget."media0_in cpr 0" {
index"0"
type"mixer"
no_pm "true"
event_type "3"
event_flags "9"
data [
"media0_in cpr 0 num_desc"
"media0_in cpr 0_size_desc"
"media0_in cpr 0"
]
}
SectionWidget."media0_in mi" {
index"0"
type"pga"
no_pm "true"
event_type "4"
event_flags "9"
subseq "10"
data [
"media0_in mi num_desc"
"media0_in mi_size_desc"
"media0_in mi"
]
}
SectionWidget."media0_out mo" {
index"0"
type"mixer"
no_pm "true"
event_type "1"
event_flags "15"
subseq "10"
data [
"media0_out mo num_desc"
"media0_out mo_size_desc"
"media0_out mo"
]
mixer [
"media0_in mi Switch"
"codec0_in mi Switch"
"dmic01_hifi_in mi Switch"
]
}
SectionWidget."media0_out cpr 6" {
index"0"
type"pga"
no_pm "true"
event_type "4"
data [
"media0_out cpr 6 num_desc"
"media0_out cpr 6_size_desc"
"media0_out cpr 6"
]
}
SectionWidget."codec0_out mo" {
index"0"
type"mixer"
no_pm "true"
event_type "1"
event_flags "15"
subseq "10"
data [
"codec0_out mo num_desc"
"codec0_out mo_size_desc"
"codec0_out mo"
]
mixer [
"media0_in mi Switch"
"codec0_in mi Switch"
"dmic01_hifi_in mi Switch"
]
}
SectionWidget."codec0_iv_in" {
index"0"
type"switch"
no_pm "true"
mixer [
"Switch"
]
}
SectionWidget."codec0_out cpr 4" {
index"0"
type"pga"
no_pm "true"
event_type "4"
data [
"codec0_out cpr 4 num_desc"
"codec0_out cpr 4_size_desc"
"codec0_out cpr 4"
]
}
SectionWidget."codec0_out" {
index"0"
type"aif_out"
no_pm "true"
}
SectionWidget."codec0_lp_in cpr 14" {
index"0"
type"pga"
no_pm "true"
event_type "4"
event_flags "9"
subseq "10"
data [
"codec0_lp_in cpr 14 num_desc"
"codec0_lp_in cpr 14_size_desc"
"codec0_lp_in cpr 14"
]
}
SectionWidget."codec0_lp_in" {
index"0"
type"aif_in"
no_pm "true"
}
SectionWidget."codec1_out mo" {
index"0"
type"mixer"
no_pm "true"
event_type "1"
event_flags "15"
subseq "10"
data [
"codec1_out mo num_desc"
"codec1_out mo_size_desc"
"codec1_out mo"
]
mixer [
"media0_in mi Switch"
"codec0_in mi Switch"
"dmic01_hifi_in mi Switch"
]
}
SectionWidget."codec1_out cpr 5" {
index"0"
type"pga"
no_pm "true"
event_type "4"
data [
"codec1_out cpr 5 num_desc"
"codec1_out cpr 5_size_desc"
"codec1_out cpr 5"
]
}
SectionWidget."codec1_out" {
index"0"
type"aif_out"
no_pm "true"
}
SectionWidget."codec0_in cpr 1" {
index"0"
type"mixer"
no_pm "true"
event_type "3"
event_flags "9"
data [
"codec0_in cpr 1 num_desc"
"codec0_in cpr 1_size_desc"
"codec0_in cpr 1"
]
}
SectionWidget."codec0_in mi" {
index"0"
type"pga"
no_pm "true"
event_type "4"
event_flags "9"
subseq "10"
data [
"codec0_in mi num_desc"
"codec0_in mi_size_desc"
"codec0_in mi"
]
}
SectionWidget."codec0_in" {
index"0"
type"aif_in"
no_pm "true"
}
SectionWidget."dmic01_hifi_in cpr 3" {
index"0"
type"mixer"
no_pm "true"
event_type "3"
event_flags "9"
data [
"dmic01_hifi_in cpr 3 num_desc"
"dmic01_hifi_in cpr 3_size_desc"
"dmic01_hifi_in cpr 3"
]
}
SectionWidget."dmic01_hifi_in mi" {
index"0"
type"pga"
no_pm "true"
event_type "4"
event_flags "9"
subseq "10"
data [
"dmic01_hifi_in mi num_desc"
"dmic01_hifi_in mi_size_desc"
"dmic01_hifi_in mi"
]
}
SectionWidget."dmic01_hifi" {
index"0"
type"aif_in"
no_pm "true"
}
SectionWidget."hdmi1_pt_out cpr 7" {
index"0"
type"mixer"
no_pm "true"
event_type "3"
event_flags "9"
data [
"hdmi1_pt_out cpr 7 num_desc"
"hdmi1_pt_out cpr 7_size_desc"
"hdmi1_pt_out cpr 7"
]
}
SectionWidget."hdmi1_pt_out cpr 8" {
index"0"
type"pga"
no_pm "true"
event_type "4"
data [
"hdmi1_pt_out cpr 8 num_desc"
"hdmi1_pt_out cpr 8_size_desc"
"hdmi1_pt_out cpr 8"
]
}
SectionWidget."iDisp1_out" {
index"0"
type"aif_out"
no_pm "true"
}
SectionWidget."kpd_in cpr 9" {
index"0"
type"mixer"
no_pm "true"
event_type "3"
event_flags "9"
data [
"kpd_in cpr 9 num_desc"
"kpd_in cpr 9_size_desc"
"kpd_in cpr 9"
]
}
SectionWidget."kpd_in mic_select 0" {
index"0"
type"pga"
no_pm "true"
event_type "4"
data [
"kpd_in mic_select 0 num_desc"
"kpd_in mic_select 0_size_desc"
"kpd_in mic_select 0"
]
}
SectionWidget."kpd_in kpb 0" {
index"0"
type"pga"
no_pm "true"
event_type "4"
event_flags "9"
data [
"kpd_in kpb 0 num_desc"
"kpd_in kpb 0_size_desc"
"kpd_in kpb 0"
]
}
SectionWidget."media2_out cpr 10" {
index"0"
type"mixer"
no_pm "true"
event_type "1"
event_flags "15"
subseq "10"
data [
"media2_out cpr 10 num_desc"
"media2_out cpr 10_size_desc"
"media2_out cpr 10"
]
}
SectionWidget."media2_out cpr 11" {
index"0"
type"pga"
no_pm "true"
event_type "4"
data [
"media2_out cpr 11 num_desc"
"media2_out cpr 11_size_desc"
"media2_out cpr 11"
]
}
SectionWidget."hwd_in cpr 12" {
index"0"
type"mixer"
no_pm "true"
event_type "1"
event_flags "15"
data [
"hwd_in cpr 12 num_desc"
"hwd_in cpr 12_size_desc"
"hwd_in cpr 12"
]
}
SectionWidget."hwd_in sink" {
index"0"
type"output"
no_pm "true"
}
SectionWidget."mch_cap_in cpr 15" {
index"0"
type"mixer"
no_pm "true"
event_type "3"
event_flags "9"
data [
"mch_cap_in cpr 15 num_desc"
"mch_cap_in cpr 15_size_desc"
"mch_cap_in cpr 15"
]
}
SectionWidget."mch_cap_in cpr 16" {
index"0"
type"pga"
no_pm "true"
event_type "4"
data [
"mch_cap_in cpr 16 num_desc"
"mch_cap_in cpr 16_size_desc"
"mch_cap_in cpr 16"
]
}
SectionWidget."hdmi2_pt_out cpr 17" {
index"0"
type"mixer"
no_pm "true"
event_type "3"
event_flags "9"
data [
"hdmi2_pt_out cpr 17 num_desc"
"hdmi2_pt_out cpr 17_size_desc"
"hdmi2_pt_out cpr 17"
]
}
SectionWidget."hdmi2_pt_out cpr 18" {
index"0"
type"pga"
no_pm "true"
event_type "4"
data [
"hdmi2_pt_out cpr 18 num_desc"
"hdmi2_pt_out cpr 18_size_desc"
"hdmi2_pt_out cpr 18"
]
}
SectionWidget."iDisp2_out" {
index"0"
type"aif_out"
no_pm "true"
}
SectionGraph."Pipeline 1 Graph" {
index"0"
lines [
"media0_in mi, , media0_in cpr 0"
"media0_in cpr 0, , System Playback"
"media0_out mo, media0_in mi Switch, media0_in mi"
"media0_out mo, codec0_in mi Switch, codec0_in mi"
"media0_out mo, dmic01_hifi_in mi Switch, dmic01_hifi_in mi"
"media0_out cpr 6, , media0_out mo"
"System Capture, , media0_out cpr 6"
"codec0_out mo, media0_in mi Switch, media0_in mi"
"codec0_out mo, codec0_in mi Switch, codec0_in mi"
"codec0_out mo, dmic01_hifi_in mi Switch, dmic01_hifi_in mi"
"codec0_out cpr 4, , codec0_iv_in"
"codec0_iv_in, Switch, codec0_lp_in cpr 14"
"codec0_out cpr 4, , codec0_out mo"
"codec0_out, , codec0_out cpr 4"
"codec0_lp_in cpr 14, , codec0_lp_in"
"codec1_out mo, media0_in mi Switch, media0_in mi"
"codec1_out mo, codec0_in mi Switch, codec0_in mi"
"codec1_out mo, dmic01_hifi_in mi Switch, dmic01_hifi_in mi"
"codec1_out cpr 5, , codec1_out mo"
"codec1_out, , codec1_out cpr 5"
"codec0_in mi, , codec0_in cpr 1"
"codec0_in cpr 1, , codec0_in"
"dmic01_hifi_in mi, , dmic01_hifi_in cpr 3"
"dmic01_hifi_in cpr 3, , dmic01_hifi"
"hdmi1_pt_out cpr 8, , hdmi1_pt_out cpr 7"
"hdmi1_pt_out cpr 7, , HDMI1 Playback"
"iDisp1_out, , hdmi1_pt_out cpr 8"
"media2_out cpr 10, , kpd_in kpb 0"
"media2_out cpr 11, , hwd_in sink"
"hwd_in cpr 12, , kpd_in kpb 0"
"kpd_in mic_select 0, , kpd_in cpr 9"
"kpd_in kpb 0, , kpd_in mic_select 0"
"kpd_in cpr 9, , dmic01_hifi"
"media2_out cpr 11, , media2_out cpr 10"
"Reference Capture, , media2_out cpr 11"
"hwd_in sink, , hwd_in cpr 12"
"mch_cap_in cpr 16, , mch_cap_in cpr 15"
"DMIC Capture, , mch_cap_in cpr 16"
"mch_cap_in cpr 15, , dmic01_hifi"
"hdmi2_pt_out cpr 18, , hdmi2_pt_out cpr 17"
"hdmi2_pt_out cpr 17, , HDMI2 Playback"
"iDisp2_out, , hdmi2_pt_out cpr 18"
]
}
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment