Skip to content

Instantly share code, notes, and snippets.

@cyring
Created April 18, 2021 06:16
Show Gist options
  • Save cyring/449e52598ab241f8d74470e403d14b8f to your computer and use it in GitHub Desktop.
Save cyring/449e52598ab241f8d74470e403d14b8f to your computer and use it in GitHub Desktop.
Intel(R) Celeron(R) N4100 CPU @ 1.10GHz
@cyring
Copy link
Author

cyring commented Apr 18, 2021

Driver

CoreFreq(3:-1): Processor [ 06_7A] Architecture [Atom/Gemini Lake] CPU [4/4]

Daemon

CoreFreq Daemon 1.84.5  Copyright (C) 2015-2021 CYRIL INGENIERIE

  Processor [Intel(R) Celeron(R) N4100 CPU @ 1.10GHz]
  Architecture [Atom/Gemini Lake] 4/4 CPU Online.
  SleepInterval(1000), SysGate(2000), 2326 tasks

    CPU #000 @ 1094.40 MHz
    CPU #001 @ 1094.40 MHz
    CPU #002 @ 1094.40 MHz
    CPU #003 @ 1094.40 MHz

Client

Processor                              [Intel(R) Celeron(R) N4100 CPU @ 1.10GHz]
|- Architecture                                               [Atom/Gemini Lake]
|- Vendor ID                                                      [GenuineIntel]
|- Microcode                                                        [0x00000022]
|- Signature                                                           [  06_7A]
|- Stepping                                                            [      1]
|- Online CPU                                                          [  4/  4]
|- Base Clock                                                          [ 99.492]
|- Frequency            (MHz)                      Ratio                        
                 Min    795.94                    <   8 >                       
                 Max   1094.41                    <  11 >                       
|- Factory                                                             [100.000]
                       1100                       [  11 ]                       
|- Performance                                                                  
   |- P-State                                                                   
                 TGT    795.94                    <   8 >                       
|- Turbo Boost                                                         [   LOCK]
                  1C   2387.81                    <  24 >                       
                  2C   2288.32                    <  23 >                       
                  3C   2288.32                    <  23 >                       
                  4C   2288.32                    <  23 >                       
|- Uncore                                                              [   LOCK]
|- TDP                                                           Level [  0:0  ]
   |- Programmable                                                     [   LOCK]
   |- Configuration                                                    [   LOCK]
   |- Turbo Activation                                                 [   LOCK]
                                                                                
Instruction Set Extensions                                                      
|- 3DNow!/Ext [N/N]          ADX [N]          AES [Y]  AVX/AVX2 [N/N] 
|- AVX512-F     [N]    AVX512-DQ [N]  AVX512-IFMA [N]   AVX512-PF [N] 
|- AVX512-ER    [N]    AVX512-CD [N]    AVX512-BW [N]   AVX512-VL [N] 
|- AVX512-VBMI  [N] AVX512-VBMI2 [N]  AVX512-VNMI [N]  AVX512-ALG [N] 
|- AVX512-VPOP  [N] AVX512-VNNIW [N] AVX512-FMAPS [N] AVX512-VP2I [N] 
|- AVX512-BF16  [N]  BMI1/BMI2 [N/N]         CLWB [N] CLFLUSH/O [Y/Y] 
|- CLAC-STAC    [Y]         CMOV [Y]    CMPXCHG8B [Y]  CMPXCHG16B [Y] 
|- F16C         [N]          FPU [Y]         FXSR [Y]   LAHF-SAHF [Y] 
|- MMX/Ext    [Y/N] MON/MWAITX [Y/N]        MOVBE [Y]   PCLMULQDQ [Y] 
|- POPCNT       [Y]       RDRAND [Y]       RDSEED [Y]      RDTSCP [Y] 
|- SEP          [Y]          SHA [Y]          SSE [Y]        SSE2 [Y] 
|- SSE3         [Y]        SSSE3 [Y]  SSE4.1/4A [Y/N]      SSE4.2 [Y] 
|- SERIALIZE    [N]      SYSCALL [Y]          SGX [Y]       RDPID [Y] 
                                                                                
Features                                                                        
|- 1 GB Pages Support                                      1GB-PAGES   [Capable]
|- Advanced Configuration & Power Interface                     ACPI   [Capable]
|- Advanced Programmable Interrupt Controller                   APIC   [Capable]
|- Core Multi-Processing                                  CMP Legacy   [Missing]
|- L1 Data Cache Context ID                                  CNXT-ID   [Missing]
|- Direct Cache Access                                           DCA   [Missing]
|- Debugging Extension                                            DE   [Capable]
|- Debug Store & Precise Event Based Sampling               DS, PEBS   [Capable]
|- CPL Qualified Debug Store                                  DS-CPL   [Capable]
|- 64-Bit Debug Store                                         DTES64   [Capable]
|- Fast-String Operation                                Fast-Strings   [Capable]
|- Fused Multiply Add                                     FMA | FMA4   [Missing]
|- Hardware Lock Elision                                         HLE   [Missing]
|- Instruction Based Sampling                                    IBS   [Missing]
|- Long Mode 64 bits                                       IA64 | LM   [Capable]
|- LightWeight Profiling                                         LWP   [Missing]
|- Machine-Check Architecture                                    MCA   [Capable]
|- Memory Protection Extensions                                  MPX   [Capable]
|- Model Specific Registers                                      MSR   [Capable]
|- Memory Type Range Registers                                  MTRR   [Capable]
|- OS-Enabled Ext. State Management                          OSXSAVE   [Capable]
|- Physical Address Extension                                    PAE   [Capable]
|- Page Attribute Table                                          PAT   [Capable]
|- Pending Break Enable                                          PBE   [Capable]
|- Process Context Identifiers                                  PCID   [Missing]
|- Perfmon and Debug Capability                                 PDCM   [Capable]
|- Page Global Enable                                            PGE   [Capable]
|- Page Size Extension                                           PSE   [Capable]
|- 36-bit Page Size Extension                                  PSE36   [Capable]
|- Processor Serial Number                                       PSN   [Missing]
|- Resource Director Technology/PQE                            RDT-A   [Capable]
|- Resource Director Technology/PQM                            RDT-M   [Missing]
|- Restricted Transactional Memory                               RTM   [Missing]
|- Safer Mode Extensions                                         SMX   [Missing]
|- Self-Snoop                                                     SS   [Capable]
|- Supervisor-Mode Access Prevention                            SMAP   [Capable]
|- Supervisor-Mode Execution Prevention                         SMEP   [Capable]
|- Time Stamp Counter                                            TSC [Invariant]
|- Time Stamp Counter Deadline                          TSC-DEADLINE   [Capable]
|- TSX Force Abort MSR Register                            TSX-ABORT   [Missing]
|- TSX Suspend Load Address Tracking                       TSX-LDTRK   [Missing]
|- User-Mode Instruction Prevention                             UMIP   [Capable]
|- Virtual Mode Extension                                        VME   [Capable]
|- Virtual Machine Extensions                                    VMX   [Capable]
|- Extended xAPIC Support                                     x2APIC   [ x2APIC]
|- Execution Disable Bit Support                              XD-Bit   [Capable]
|- XSAVE/XSTOR States                                          XSAVE   [Capable]
|- xTPR Update Control                                          xTPR   [Capable]
Mitigation mechanisms                                                           
|- Indirect Branch Restricted Speculation                       IBRS   [Capable]
|- Indirect Branch Prediction Barrier                           IBPB   [Capable]
|- Single Thread Indirect Branch Predictor                     STIBP   [Capable]
|- Speculative Store Bypass Disable                             SSBD   [Missing]
|- Writeback & invalidate the L1 data cache                L1D-FLUSH   [Missing]
|- Hypervisor - No flush L1D on VM entry            L1DFL_VMENTRY_NO   [Capable]
|- Architectural - Buffer Overwriting                       MD-CLEAR   [Missing]
|- Architectural - Rogue Data Cache Load                     RDCL_NO   [Capable]
|- Architectural - Enhanced IBRS                            IBRS_ALL   [Capable]
|- Architectural - Return Stack Buffer Alternate                RSBA   [Capable]
|- Architectural - Speculative Store Bypass                   SSB_NO   [Capable]
|- Architectural - Microarchitectural Data Sampling           MDS_NO   [Capable]
|- Architectural - TSX Asynchronous Abort                     TAA_NO   [Capable]
|- Architectural - Page Size Change MCE               PSCHANGE_MC_NO   [Capable]
|- Architectural - Split Locked Access Exception                SPLA   [Missing]
                                                                                
Technologies                                                                    
|- Data Cache Unit                                                              
   |- L1 Prefetcher                                                L1 HW   < ON>
   |- L1 IP Prefetcher                                          L1 HW IP   < ON>
   |- L2 Prefetcher                                                L2 HW   < ON>
   |- L2 Line Prefetcher                                        L2 HW CL   < ON>
|- System Management Mode                                       SMM-Dual   [OFF]
|- Hyper-Threading                                                   HTT   [OFF]
|- SpeedStep                                                        EIST   < ON>
|- Dynamic Acceleration                                              IDA   [ ON]
|- Turbo Boost                                                     TURBO   < ON>
|- Race To Halt Optimization                                         R2H   <OFF>
|- Virtualization                                                    VMX   [ ON]
   |- I/O MMU                                                       VT-d   [OFF]
   |- Hypervisor                                                           [OFF]
   |- Vendor ID                                                   [         N/A]
                                                                                
Performance Monitoring                                                          
|- Version                                                        PM       [  4]
|- Counters:          General                   Fixed                           
|                     4 x 48 bits             3 x 48 bits                       
|- Enhanced Halt State                                           C1E       <OFF>
|- C1 Auto Demotion                                              C1A       <OFF>
|- C3 Auto Demotion                                              C3A       <OFF>
|- C1 UnDemotion                                                 C1U       <OFF>
|- C3 UnDemotion                                                 C3U       <OFF>
|- C6 Core Demotion                                              CC6       <OFF>
|- C6 Module Demotion                                            MC6       <OFF>
|- Legacy Frequency ID control                                   FID       [OFF]
|- Legacy Voltage ID control                                     VID       [OFF]
|- P-State Hardware Coordination Feedback                MPERF/APERF       [ ON]
|- Hardware-Controlled Performance States                        HWP       [OFF]
|- Hardware Duty Cycling                                         HDC       [OFF]
|- Package C-States                                                             
   |- Configuration Control                                   CONFIG   [   LOCK]
   |- Lowest C-State                                           LIMIT   <     C3>
   |- I/O MWAIT Redirection                                  IOMWAIT   <Disable>
   |- Max C-State Inclusion                                    RANGE   <     C3>
|- Core C-States                                                                
   |- C-States Base Address                                      BAR   [ 0x0   ]
|- MONITOR/MWAIT                                                                
   |- State index:    #0    #1    #2    #3    #4    #5    #6    #7              
   |- Sub C-State:     0     2     0     2     4     2     1     1              
|- Core Cycles                                                         [Capable]
|- Instructions Retired                                                [Capable]
|- Reference Cycles                                                    [Capable]
|- Last Level Cache References                                         [Capable]
|- Last Level Cache Misses                                             [Capable]
|- Branch Instructions Retired                                         [Capable]
|- Branch Mispredicts Retired                                          [Capable]
                                                                                
Power, Current & Thermal                                                        
|- Clock Modulation                                             ODCM   <Disable>
   |- DutyCycle                                                        [  0.00%]
|- Power Management                                         PWR MGMT   [   LOCK]
   |- Energy Policy                                        Bias Hint   [      0]
   |- Energy Policy                                          HWP EPP   [      0]
|- Junction Temperature                                        TjMax   [ 0:105C]
|- Digital Thermal Sensor                                        DTS   [Capable]
|- Power Limit Notification                                      PLN   [Capable]
|- Package Thermal Management                                    PTM   [Capable]
|- Thermal Monitor 1                                             TM1   [ Enable]
|- Thermal Monitor 2                                             TM2   [Capable]
|- Thermal Design Power                                          TDP   [   10 W]
   |- Minimum Power                                              Min   [Missing]
   |- Maximum Power                                              Max   [Missing]
|- Package Power Tracking                                        PPT   [   13 W]
|- Electrical Design Current                                     EDC   [Missing]
|- Thermal Design Current                                        TDC   [Missing]
|- Units                                                                        
   |- Power                                               watt   [  0.000003906]
   |- Energy                                             joule   [  0.000000061]
   |- Window                                            second   [  0.000976562]
CPU Pkg  Apic  Core/Thread  Caches      (w)rite-Back (i)nclusive              
 #   ID   ID    ID     ID  L1-Inst Way  L1-Data Way      L2  Way      L3  Way 
000:BSP    0     0      0    32768  8w    24576  6w  4194304 16w        0  0  
001:  0    2     1      0    32768  8w    24576  6w  4194304 16w        0  0  
002:  0    4     2      0    32768  8w    24576  6w  4194304 16w        0  0  
003:  0    6     3      0    32768  8w    24576  6w  4194304 16w        0  0  
CPU FLAG TF  IF IOPL NT  RF  VM  AC  VIF VIP ID                     
#0        0   0   0   0   0   0   0   0   0   0                     
#1        0   0   0   0   0   0   0   0   0   0                     
#2        0   0   0   0   0   0   0   0   0   0                     
#3        0   0   0   0   0   0   0   0   0   0                     
CR0: PE  MP  EM  TS  ET  NE  WP  AM  NW  CD  PG         CR3: PWT PCD
#0    1   1   0   0   1   1   1   1   0   0   1               0   0 
#1    1   1   0   0   1   1   1   1   0   0   1               0   0 
#2    1   1   0   0   1   1   1   1   0   0   1               0   0 
#3    1   1   0   0   1   1   1   1   0   0   1               0   0 
CR4: VME PVI TSD DE  PSE PAE MCE PGE PCE FX XMM UMIP 5LP VMX SMX FS 
#0    0   0   0   0   1   1   1   1   0   1   1   1   0   0   0   1 
#1    0   0   0   0   0   1   1   1   0   1   1   1   0   0   0   1 
#2    0   0   0   0   0   1   1   1   0   1   1   1   0   0   0   1 
#3    0   0   0   0   0   1   1   1   0   1   1   1   0   0   0   1 
CR4:PCID SAV  KL SME SMA PKE CET PKS                        CR8: TPL
#0    0   1   0   1   1   0   0   0                               1 
#1    0   1   0   1   1   0   0   0                               1 
#2    0   1   0   1   1   0   0   0                               1 
#3    0   1   0   1   1   0   0   0                               1 
EFCR    LCK VMX^SGX [SENTER] [ SGX ] LMC    EFER SCE LME LMA NXE SVM
#0        1   0   1   0   0   0   0   0           1   1   1   1   0 
#1        1   0   1   0   0   0   0   0           1   1   1   1   0 
#2        1   0   1   0   0   0   0   0           1   1   1   1   0 
#3        1   0   1   0   0   0   0   0           1   1   1   1   0 
CPU Freq(MHz) Ratio  Turbo  C0(%)  C1(%)  C3(%)  C6(%)  C7(%)  Min TMP:TS  Max
000   96.26 ( 0.97)   8.80   6.34   0.26   0.00  92.99   0.00  53 / 54:51 / 55
001   99.81 ( 1.00)   9.12   7.73   2.71   0.00  89.26   0.00  53 / 54:51 / 55
002   65.13 ( 0.65)   5.95   3.38   0.13   0.00  96.19   0.00  53 / 54:51 / 55
003   42.73 ( 0.43)   3.90   3.85   0.78   0.00  95.08   0.00  53 / 54:51 / 55

    Averages:        Turbo  C0(%)  C1(%)  C3(%)  C6(%)  C7(%)    TjMax:    Pkg:
                      6.94   5.33   0.97   0.00  93.38   0.00     105 C    55 C
CPU     IPS            IPC            CPI
000     0.038770/s     0.588930/c     1.697995/i
001     0.042900/s     0.842829/c     1.186480/i
002     0.005848/s     0.402841/c     2.482367/i
003     0.005380/s     0.345405/c     2.895150/i
		Cycles		State(%)
PC02	          15062877	   1.17
PC03	                 0	   0.00
PC04	                 0	   0.00
PC06	         801004413	  74.68
PC07	                 0	   0.00
PC08	                 0	   0.00
PC09	                 0	   0.00
PC10	                 0	   0.00
MC6	                 0	   0.00
PTSC	        1094415461
UNCORE	                 0
CPU Freq(MHz) VID  Vcore  TMP(C)    Accumulator       Energy(J)     Power(W)
000  111.06  6266  31.5750   54  000000000000000000    0.000000000   0.000000000
001   18.34  6266  31.5750   54  000000000000000000    0.000000000   0.000000000
002   69.38  6266  31.5750   54  000000000000000000    0.000000000   0.000000000
003   17.77  6266  31.5750   54  000000000000000000    0.000000000   0.000000000

              Package        Cores          Uncore         Memory
Energy(J):    0.002199463    0.000089172    0.000004578    0.000087830
Power(W) :    0.002199463    0.000089172    0.000004578    0.000087830

Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment